| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187 |
- #ifndef _CFG_ARCH_AVRPIO_H_
- #define _CFG_ARCH_AVRPIO_H_
- /*
- * Copyright (C) 2004 by egnite Software GmbH. All rights reserved.
- *
- * Redistribution and use in source and binary forms, with or without
- * modification, are permitted provided that the following conditions
- * are met:
- *
- * 1. Redistributions of source code must retain the above copyright
- * notice, this list of conditions and the following disclaimer.
- * 2. Redistributions in binary form must reproduce the above copyright
- * notice, this list of conditions and the following disclaimer in the
- * documentation and/or other materials provided with the distribution.
- * 3. Neither the name of the copyright holders nor the names of
- * contributors may be used to endorse or promote products derived
- * from this software without specific prior written permission.
- *
- * THIS SOFTWARE IS PROVIDED BY EGNITE SOFTWARE GMBH AND CONTRIBUTORS
- * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
- * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
- * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL EGNITE
- * SOFTWARE GMBH OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
- * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
- * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
- * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
- * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
- * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF
- * THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
- * SUCH DAMAGE.
- *
- * For additional information see http://www.ethernut.de/
- *
- */
- /*
- * $Log: avrpio.h,v $
- * Revision 1.3 2005/07/26 16:06:20 haraldkipp
- * Added missing SPIDIGIO registers.
- *
- * Revision 1.2 2005/02/02 20:06:37 haraldkipp
- * This file will now contain the AVR port definitions, which were
- * previously specified in avr.h. This file will be included by avr.h,
- * so existing code should continue to run without change.
- *
- * Revision 1.1 2004/08/25 10:58:02 haraldkipp
- * New include directory cfg/arch added, which is used for target specific items,
- * mainly port usage or MCU specific register settings.
- *
- */
- /*!
- * \file cfg/arch/avrpio.h
- * \brief AVR port configuration.
- *
- * This file collects all port specifications for the AVR platform and
- * provides an overview of hardware resources in use.
- *
- * Values are geared to the Ethernut reference design and can be changed
- * by the Configurator. This program creates a file with the same name
- * in the build tree, which replaces this placeholder.
- */
- /*!
- * \brief USART settings.
- */
- //#define UART0_RTS_BIT 2
- //#define UART0_CTS_IRQ INT7
- #ifdef UART0_RTS_BIT
- #ifndef UART0_RTS_AVRPORT
- #define UART0_RTS_AVRPORT AVRPORTE
- #endif
- #endif /* UART0_RTS_BIT */
- //#define UART1_RTS_BIT 2
- //#define UART1_CTS_IRQ INT7
- #ifdef UART1_RTS_BIT
- #ifndef UART1_RTS_AVRPORT
- #define UART1_RTS_AVRPORT AVRPORTE
- #endif
- #endif /* UART1_RTS_BIT */
- /*!
- * \brief Settings for the Realtek RTL8019AS.
- */
- #ifndef RTL_BASE_ADDR
- /*!
- * \brief Memory mapped base address.
- */
- #define RTL_BASE_ADDR 0x8300
- #endif
- #ifndef RTL_SIGNAL_IRQ
- /*!
- * \brief Interrupt used by the controller.
- */
- #define RTL_SIGNAL_IRQ INT5
- #endif
- #ifndef RTL_EESK_BIT
- /*!
- * \brief Clock input for EEPROM emulation.
- *
- * This is enabled by default, but the driver will run a check before
- * jumping into the emulation.
- */
- #define RTL_EESK_BIT 5
- #endif
- #ifndef RTL_EESK_AVRPORT
- #define RTL_EESK_AVRPORT AVRPORTC
- #endif
- #ifndef RTL_EEDO_BIT
- #define RTL_EEDO_BIT 6
- #endif
- #ifndef RTL_EEDO_AVRPORT
- #define RTL_EEDO_AVRPORT AVRPORTC
- #endif
- #ifndef RTL_EEMU_BIT
- #define RTL_EEMU_BIT 7
- #endif
- #ifndef RTL_EEMU_AVRPORT
- #define RTL_EEMU_AVRPORT AVRPORTC
- #endif
- /*!
- * \brief Port usage of digital I/O shift register.
- */
- #ifndef SPIDIGIO_SOUT_BIT
- #define SPIDIGIO_SOUT_BIT 5
- #endif
- #ifndef SPIDIGIO_SOUT_AVRPORT
- #define SPIDIGIO_SOUT_AVRPORT AVRPORTD
- #endif
- #ifndef SPIDIGIO_SIN_BIT
- #define SPIDIGIO_SIN_BIT 6
- #endif
- #ifndef SPIDIGIO_SIN_PIN
- #define SPIDIGIO_SIN_PIN PIND
- #endif
- #ifndef SPIDIGIO_SIN_PORT
- #define SPIDIGIO_SIN_PORT PORTD
- #endif
- #ifndef SPIDIGIO_SIN_DDR
- #define SPIDIGIO_SIN_DDR DDRD
- #endif
- #ifndef SPIDIGIO_SCLK_BIT
- #define SPIDIGIO_SCLK_BIT 7
- #endif
- #ifndef SPIDIGIO_SCLK_AVRPORT
- #define SPIDIGIO_SCLK_AVRPORT AVRPORTD
- #endif
- #ifndef SPIDIGIO_LDI_BIT
- #define SPIDIGIO_LDI_BIT 7
- #endif
- #ifndef SPIDIGIO_LDI_AVRPORT
- #define SPIDIGIO_LDI_AVRPORT AVRPORTB
- #endif
- #ifndef SPIDIGIO_LDO_BIT
- #define SPIDIGIO_LDO_BIT 5
- #endif
- #ifndef SPIDIGIO_LDO_AVRPORT
- #define SPIDIGIO_LDO_AVRPORT AVRPORTB
- #endif
- #endif
|