ih_sam3upioa.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*
  2. * Copyright (C) 2005-2007 by egnite Software GmbH. All rights reserved.
  3. *
  4. * Redistribution and use in source and binary forms, with or without
  5. * modification, are permitted provided that the following conditions
  6. * are met:
  7. *
  8. * 1. Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * 2. Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * 3. Neither the name of the copyright holders nor the names of
  14. * contributors may be used to endorse or promote products derived
  15. * from this software without specific prior written permission.
  16. *
  17. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  18. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  19. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
  20. * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
  21. * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  22. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  23. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  24. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
  25. * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  26. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF
  27. * THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
  28. * SUCH DAMAGE.
  29. *
  30. * For additional information see http://www.ethernut.de/
  31. *
  32. */
  33. /*
  34. * $Id: ih_sam3upioa.c 4575 2012-09-10 00:11:06Z olereinhardt $
  35. */
  36. #include <arch/cm3.h>
  37. #include <dev/irqreg.h>
  38. #ifndef NUT_IRQPRI_PIOA
  39. #define NUT_IRQPRI_PIOA 4
  40. #endif
  41. static int PortIoIrqCtl(int cmd, void *param);
  42. IRQ_HANDLER sig_PIOA = {
  43. #ifdef NUT_PERFMON
  44. 0, /* Interrupt counter, ir_count. */
  45. #endif
  46. NULL, /* Passed argument, ir_arg. */
  47. NULL, /* Handler subroutine, ir_handler. */
  48. PortIoIrqCtl /* Interrupt control, ir_ctl. */
  49. };
  50. /*!
  51. * \brief Port I/O interrupt entry.
  52. */
  53. static void PortIoIrqEntry(void);// __attribute__ ((naked));
  54. void PortIoIrqEntry(void)
  55. {
  56. #ifdef NUT_PERFMON
  57. sig_PIOA.ir_count++;
  58. #endif
  59. if (sig_PIOA.ir_handler) {
  60. (sig_PIOA.ir_handler) (sig_PIOA.ir_arg);
  61. }
  62. }
  63. /*!
  64. * \brief Port I/O interrupt control.
  65. *
  66. * \param cmd Control command.
  67. * - NUT_IRQCTL_INIT Initialize and disable interrupt.
  68. * - NUT_IRQCTL_STATUS Query interrupt status.
  69. * - NUT_IRQCTL_ENABLE Enable interrupt.
  70. * - NUT_IRQCTL_DISABLE Disable interrupt.
  71. * - NUT_IRQCTL_GETMODE Query interrupt mode.
  72. * - NUT_IRQCTL_SETMODE Set interrupt mode (NUT_IRQMODE_LEVEL or NUT_IRQMODE_EDGE).
  73. * - NUT_IRQCTL_GETPRIO Query interrupt priority.
  74. * - NUT_IRQCTL_SETPRIO Set interrupt priority.
  75. * - NUT_IRQCTL_GETCOUNT Query and clear interrupt counter.
  76. * \param param Pointer to optional parameter.
  77. *
  78. * \return 0 on success, -1 otherwise.
  79. */
  80. static int PortIoIrqCtl(int cmd, void *param)
  81. {
  82. int rc = 0;
  83. unsigned int *ival = (unsigned int *)param;
  84. int_fast8_t enabled = inr(AT91C_NVIC_ABR) & _BV(AT91C_ID_PIOA);
  85. /* Disable interrupt. */
  86. if (enabled) {
  87. //outr(AIC_IDCR, _BV(PIOA_ID));
  88. NVIC_DisableIRQ(INT_PIOA);
  89. }
  90. switch(cmd) {
  91. case NUT_IRQCTL_INIT:
  92. /* Set the vector. */
  93. //outr(AIC_SVR(PIOA_ID), (unsigned int)PortIoIrqEntry);
  94. /* Initialize to edge triggered with defined priority. */
  95. //outr(AIC_SMR(PIOA_ID), AIC_SRCTYPE_INT_EDGE_TRIGGERED | NUT_IRQPRI_PIOA);
  96. /* Clear interrupt */
  97. //outr(AIC_ICCR, _BV(PIOA_ID));
  98. Cortex_RegisterInt(INT_PIOA,(void*)PortIoIrqEntry);
  99. NVIC_SetPriority(INT_PIOA,NUT_IRQPRI_PIOA);
  100. /* set as edge triggered */ //É ËÁË? ÏÎÏ ÄÅÌÁÅÔÓÑ ÐÏÐÉÎÏ×Ï
  101. //outr(AT91C_PIOA_ESR,_BV(AT91C_ID_PIOA);
  102. /* clear interrupt */
  103. outr(AT91C_NVIC_ICPR,_BV(AT91C_ID_PIOA));
  104. break;
  105. case NUT_IRQCTL_STATUS:
  106. if (enabled) {
  107. *ival |= 1;
  108. }
  109. else {
  110. *ival &= ~1;
  111. }
  112. break;
  113. case NUT_IRQCTL_ENABLE:
  114. enabled = 1;
  115. break;
  116. case NUT_IRQCTL_DISABLE:
  117. enabled = 0;
  118. break;
  119. /* case NUT_IRQCTL_GETMODE:
  120. {
  121. unsigned int val = inr(AIC_SMR(PIOA_ID)) & AIC_SRCTYPE;
  122. if (val == AIC_SRCTYPE_INT_LEVEL_SENSITIVE || val == AIC_SRCTYPE_EXT_HIGH_LEVEL) {
  123. *ival = NUT_IRQMODE_LEVEL;
  124. } else {
  125. *ival = NUT_IRQMODE_EDGE;
  126. }
  127. }
  128. break;
  129. case NUT_IRQCTL_SETMODE:
  130. if (*ival == NUT_IRQMODE_LEVEL) {
  131. outr(AIC_SMR(PIOA_ID), (inr(AIC_SMR(PIOA_ID)) & ~AIC_SRCTYPE) | AIC_SRCTYPE_INT_LEVEL_SENSITIVE);
  132. } else if (*ival == NUT_IRQMODE_EDGE) {
  133. outr(AIC_SMR(PIOA_ID), (inr(AIC_SMR(PIOA_ID)) & ~AIC_SRCTYPE) | AIC_SRCTYPE_INT_EDGE_TRIGGERED);
  134. } else {
  135. rc = -1;
  136. }
  137. break;*/
  138. case NUT_IRQCTL_GETPRIO:
  139. //*ival = inr(AIC_SMR(PIOA_ID)) & AIC_PRIOR;
  140. *ival = NVIC_GetPriority(INT_PIOA);
  141. break;
  142. case NUT_IRQCTL_SETPRIO:
  143. NVIC_SetPriority(INT_PIOA, *ival);
  144. //outr(AIC_SMR(PIOA_ID), (inr(AIC_SMR(PIOA_ID)) & ~AIC_PRIOR) | *ival);
  145. break;
  146. #ifdef NUT_PERFMON
  147. case NUT_IRQCTL_GETCOUNT:
  148. *ival = (unsigned int)sig_PIOA.ir_count;
  149. sig_PIOA.ir_count = 0;
  150. break;
  151. #endif
  152. default:
  153. rc = -1;
  154. break;
  155. }
  156. /* Enable interrupt. */
  157. if (enabled) {
  158. NVIC_EnableIRQ(INT_PIOA);
  159. //outr(AIC_IECR, _BV(PIOA_ID));
  160. }
  161. return rc;
  162. }