smscregs.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. #ifndef _SMSCREGS_H_
  2. #define _SMSCREGS_H_
  3. /*
  4. * Copyright (C) 2001-2003 by egnite Software GmbH. All rights reserved.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions
  8. * are met:
  9. *
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions and the following disclaimer.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. Neither the name of the copyright holders nor the names of
  16. * contributors may be used to endorse or promote products derived
  17. * from this software without specific prior written permission.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY EGNITE SOFTWARE GMBH AND CONTRIBUTORS
  20. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  21. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
  22. * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL EGNITE
  23. * SOFTWARE GMBH OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  24. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  25. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  26. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
  27. * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  28. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF
  29. * THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
  30. * SUCH DAMAGE.
  31. *
  32. * For additional information see http://www.ethernut.de/
  33. */
  34. /*
  35. * $Log$
  36. * Revision 1.1 2003/11/03 16:19:38 haraldkipp
  37. * First release
  38. *
  39. */
  40. #define NIC_BASE 0xC000
  41. /*!
  42. * \brief Bank select register.
  43. */
  44. #define NIC_BSR NIC_BASE + 0x0E
  45. /*!
  46. * \brief Bank 0 - Transmit control register.
  47. */
  48. #define NIC_TCR NIC_BASE + 0x00
  49. #define TCR_SWFDUP 0x8000 /*!< \ref NIC_TCR bit mask, enables full duplex. */
  50. #define TCR_EPH_LOOP 0x2000 /*!< \ref NIC_TCR bit mask, enables internal loopback. */
  51. #define TCR_STP_SQET 0x1000 /*!< \ref NIC_TCR bit mask, enables transmission stop on SQET error. */
  52. #define TCR_FDUPLX 0x0800 /*!< \ref NIC_TCR bit mask, enables receiving own frames. */
  53. #define TCR_MON_CSN 0x0400 /*!< \ref NIC_TCR bit mask, enables carrier monitoring. */
  54. #define TCR_NOCRC 0x0100 /*!< \ref NIC_TCR bit mask, disables CRC transmission. */
  55. #define TCR_PAD_EN 0x0080 /*!< \ref NIC_TCR bit mask, enables automatic padding. */
  56. #define TCR_FORCOL 0x0004 /*!< \ref NIC_TCR bit mask, forces collision. */
  57. #define TCR_LOOP 0x0002 /*!< \ref NIC_TCR bit mask, enables PHY loopback. */
  58. #define TCR_TXENA 0x0001 /*!< \ref NIC_TCR bit mask, enables transmitter. */
  59. /*!
  60. * \brief Bank 0 - EPH status register.
  61. */
  62. #define NIC_EPHSR NIC_BASE + 0x02
  63. /*!
  64. * \brief Bank 0 - Receive control register.
  65. */
  66. #define NIC_RCR NIC_BASE + 0x04
  67. #define RCR_SOFT_RST 0x8000 /*!< \ref NIC_RCR bit mask, activates software reset. */
  68. #define RCR_FILT_CAR 0x4000 /*!< \ref NIC_RCR bit mask, enables carrier filter. */
  69. #define RCR_ABORT_ENB 0x2000 /*!< \ref NIC_RCR bit mask, enables receive abort on collision. */
  70. #define RCR_STRIP_CRC 0x0200 /*!< \ref NIC_RCR bit mask, strips CRC. */
  71. #define RCR_RXEN 0x0100 /*!< \ref NIC_RCR bit mask, enables receiver. */
  72. #define RCR_ALMUL 0x0004 /*!< \ref NIC_RCR bit mask, multicast frames accepted when set. */
  73. #define RCR_PRMS 0x0002 /*!< \ref NIC_RCR bit mask, enables promiscuous mode. */
  74. #define RCR_RX_ABORT 0x0001 /*!< \ref NIC_RCR bit mask, set when receive was aborted. */
  75. /*!
  76. * \brief Bank 0 - Counter register.
  77. */
  78. #define NIC_ECR NIC_BASE + 0x06
  79. /*!
  80. * \brief Bank 0 - Memory information register.
  81. */
  82. #define NIC_MIR NIC_BASE + 0x08
  83. /*!
  84. * \brief Bank 0 - Receive / PHY control register.
  85. */
  86. #define NIC_RPCR NIC_BASE + 0x0A
  87. #define RPCR_SPEED 0x2000 /*!< \ref NIC_RPCR bit mask, PHY operates at 100 Mbps. */
  88. #define RPCR_DPLX 0x1000 /*!< \ref NIC_RPCR bit mask, PHY operates at full duplex mode. */
  89. #define RPCR_ANEG 0x0800 /*!< \ref NIC_RPCR bit mask, sets PHY in auto-negotiation mode. */
  90. #define RPCR_LEDA_PAT 0x0000 /*!< \ref NIC_RPCR bit mask for LEDA mode. */
  91. #define RPCR_LEDB_PAT 0x0010 /*!< \ref NIC_RPCR bit mask for LEDB mode. */
  92. /*!
  93. * \brief Bank 1 - Configuration register.
  94. */
  95. #define NIC_CR NIC_BASE + 0x00
  96. #define CR_EPH_EN 0x8000 /*!< \ref NIC_CR bit mask, . */
  97. /*!
  98. * \brief Bank 1 - Base address register.
  99. */
  100. #define NIC_BAR NIC_BASE + 0x02
  101. /*!
  102. * \brief Bank 1 - Individual address register.
  103. */
  104. #define NIC_IAR NIC_BASE + 0x04
  105. /*!
  106. * \brief Bank 1 - General purpose register.
  107. */
  108. #define NIC_GPR NIC_BASE + 0x0A
  109. /*!
  110. * \brief Bank 1 - Control register.
  111. */
  112. #define NIC_CTR NIC_BASE + 0x0C
  113. #define CTR_RCV_BAD 0x4000 /*!< \ref NIC_CTR bit mask. */
  114. #define CTR_AUTO_RELEASE 0x0800 /*!< \ref NIC_CTR bit mask, transmit packets automatically released. */
  115. /*!
  116. * \brief Bank 2 - MMU command register.
  117. */
  118. #define NIC_MMUCR NIC_BASE + 0x00
  119. #define MMUCR_BUSY 0x0001
  120. #define MMU_NOP 0
  121. #define MMU_ALO (1<<5)
  122. #define MMU_RST (2<<5)
  123. #define MMU_REM (3<<5)
  124. #define MMU_TOP (4<<5)
  125. #define MMU_PKT (5<<5)
  126. #define MMU_ENQ (6<<5)
  127. #define MMU_RTX (7<<5)
  128. /*!
  129. * \brief Bank 2 - Packet number register.
  130. *
  131. * This byte register specifies the accessible transmit packet number.
  132. */
  133. #define NIC_PNR NIC_BASE + 0x02
  134. /*!
  135. * \brief Bank 2 - Allocation result register.
  136. *
  137. * This byte register is updated upon a \ref MMU_ALO command.
  138. */
  139. #define NIC_ARR NIC_BASE + 0x03
  140. #define ARR_FAILED 0x80
  141. /*!
  142. * \brief Bank 2 - FIFO ports register.
  143. */
  144. #define NIC_FIFO NIC_BASE + 0x04
  145. /*!
  146. * \brief Bank 2 - Pointer register.
  147. */
  148. #define NIC_PTR NIC_BASE + 0x06
  149. #define PTR_RCV 0x8000 /*! \ref NIC_PTR bit mask, specifies receive or transmit buffer. */
  150. #define PTR_AUTO_INCR 0x4000 /*! \ref NIC_PTR bit mask, enables automatic pointer increment. */
  151. #define PTR_READ 0x2000 /*! \ref NIC_PTR bit mask, indicates type of access. */
  152. #define PTR_ETEN 0x1000 /*! \ref NIC_PTR bit mask, enables early transmit underrun detection. */
  153. #define PTR_NOT_EMPTY 0x0800 /*! \ref NIC_PTR bit mask, set when write data fifo is not empty. */
  154. /*!
  155. * \brief Bank 2 - Data register.
  156. */
  157. #define NIC_DATA NIC_BASE + 0x08
  158. /*!
  159. * \brief Bank 2 - Interrupt status register.
  160. */
  161. #define NIC_IST NIC_BASE + 0x0C
  162. /*!
  163. * \brief Bank 2 - Interrupt acknowledge register.
  164. */
  165. #define NIC_ACK NIC_BASE + 0x0C
  166. /*!
  167. * \brief Bank 2 - Interrupt mask register.
  168. */
  169. #define NIC_MSK NIC_BASE + 0x0D
  170. #define INT_MD 0x80 /*!< \ref PHY state change interrupt bit mask. */
  171. #define INT_ERCV 0x40 /*!< \ref Early receive interrupt bit mask. */
  172. #define INT_EPH 0x20 /*!< \ref Ethernet protocol interrupt bit mask. */
  173. #define INT_RX_OVRN 0x10 /*!< \ref Receive overrun interrupt bit mask. */
  174. #define INT_ALLOC 0x08 /*!< \ref Transmit allocation interrupt bit mask. */
  175. #define INT_TX_EMPTY 0x04 /*!< \ref Transmitter empty interrupt bit mask. */
  176. #define INT_TX 0x02 /*!< \ref Transmit complete interrupt bit mask. */
  177. #define INT_RCV 0x01 /*!< \ref Receive interrupt bit mask. */
  178. /*!
  179. * \brief Bank 3 - Multicast table register.
  180. */
  181. #define NIC_MT NIC_BASE + 0x00
  182. /*!
  183. * \brief Bank 3 - Management interface register.
  184. */
  185. #define NIC_MGMT NIC_BASE + 0x08
  186. #define MGMT_MDOE 0x08 /*!< \ref NIC_MGMT bit mask, enables MDO pin. */
  187. #define MGMT_MCLK 0x04 /*!< \ref NIC_MGMT bit mask, drives MDCLK pin. */
  188. #define MGMT_MDI 0x02 /*!< \ref NIC_MGMT bit mask, reflects MDI pin status. */
  189. #define MGMT_MDO 0x01 /*!< \ref NIC_MGMT bit mask, drives MDO pin. */
  190. /*!
  191. * \brief Bank 3 - Revision register.
  192. */
  193. #define NIC_REV NIC_BASE + 0x0A
  194. /*!
  195. * \brief Bank 3 - Early RCV register.
  196. */
  197. #define NIC_ERCV NIC_BASE + 0x0C
  198. /*!
  199. * \brief PHY control register.
  200. */
  201. #define NIC_PHYCR 0
  202. #define PHYCR_RST 0x8000 /*!< \ref NIC_PHYCR bit mask, resets PHY. */
  203. #define PHYCR_LPBK 0x4000 /*!< \ref NIC_PHYCR bit mask, . */
  204. #define PHYCR_SPEED 0x2000 /*!< \ref NIC_PHYCR bit mask, . */
  205. #define PHYCR_ANEG_EN 0x1000 /*!< \ref NIC_PHYCR bit mask, . */
  206. #define PHYCR_PDN 0x0800 /*!< \ref NIC_PHYCR bit mask, . */
  207. #define PHYCR_MII_DIS 0x0400 /*!< \ref NIC_PHYCR bit mask, . */
  208. #define PHYCR_ANEG_RST 0x0200 /*!< \ref NIC_PHYCR bit mask, . */
  209. #define PHYCR_DPLX 0x0100 /*!< \ref NIC_PHYCR bit mask, . */
  210. #define PHYCR_COLST 0x0080 /*!< \ref NIC_PHYCR bit mask, . */
  211. /*!
  212. * \brief PHY status register.
  213. */
  214. #define NIC_PHYSR 1
  215. #define PHYSR_CAP_T4 0x8000 /*!< \ref NIC_PHYSR bit mask, indicates 100BASE-T4 capability. */
  216. #define PHYSR_CAP_TXF 0x4000 /*!< \ref NIC_PHYSR bit mask, indicates 100BASE-TX full duplex capability. */
  217. #define PHYSR_CAP_TXH 0x2000 /*!< \ref NIC_PHYSR bit mask, indicates 100BASE-TX half duplex capability. */
  218. #define PHYSR_CAP_TF 0x1000 /*!< \ref NIC_PHYSR bit mask, indicates 10BASE-T full duplex capability. */
  219. #define PHYSR_CAP_TH 0x0800 /*!< \ref NIC_PHYSR bit mask, indicates 10BASE-T half duplex capability. */
  220. #define PHYSR_CAP_SUPR 0x0040 /*!< \ref NIC_PHYSR bit mask, indicates preamble suppression capability. */
  221. #define PHYSR_ANEG_ACK 0x0020 /*!< \ref NIC_PHYSR bit mask, auto-negotiation completed. */
  222. #define PHYSR_REM_FLT 0x0010 /*!< \ref NIC_PHYSR bit mask, remote fault detected. */
  223. #define PHYSR_CAP_ANEG 0x0008 /*!< \ref NIC_PHYSR bit mask, indicates auto-negotiation capability. */
  224. #define PHYSR_LINK 0x0004 /*!< \ref NIC_PHYSR bit mask, valid link status. */
  225. #define PHYSR_JAB 0x0002 /*!< \ref NIC_PHYSR bit mask, jabber collision detected. */
  226. #define PHYSR_EXREG 0x0001 /*!< \ref NIC_PHYSR bit mask, extended capabilities available. */
  227. /*!
  228. * \brief PHY identifier register 1.
  229. */
  230. #define NIC_PHYID1 2
  231. /*!
  232. * \brief PHY identifier register 1.
  233. */
  234. #define NIC_PHYID2 3
  235. /*!
  236. * \brief PHY auto-negotiation advertisement register.
  237. */
  238. #define NIC_PHYANAD 4
  239. #define PHYANAD_NP 0x8000 /*!< \ref NIC_PHYANAD bit mask, exchanging next page information. */
  240. #define PHYANAD_ACK 0x4000 /*!< \ref NIC_PHYANAD bit mask, acknowledged. */
  241. #define PHYANAD_RF 0x2000 /*!< \ref NIC_PHYANAD bit mask, remote fault. */
  242. #define PHYANAD_T4 0x0200 /*!< \ref NIC_PHYANAD bit mask, indicates 100BASE-T4 capability. */
  243. #define PHYANAD_TX_FDX 0x0100 /*!< \ref NIC_PHYANAD bit mask, indicates 100BASE-TX full duplex capability. */
  244. #define PHYANAD_TX_HDX 0x0080 /*!< \ref NIC_PHYANAD bit mask, indicates 100BASE-TX half duplex capability. */
  245. #define PHYANAD_10FDX 0x0040 /*!< \ref NIC_PHYANAD bit mask, indicates 10BASE-T full duplex capability. */
  246. #define PHYANAD_10_HDX 0x0020 /*!< \ref NIC_PHYANAD bit mask, indicates 10BASE-T half duplex capability. */
  247. #define PHYANAD_CSMA 0x0001 /*!< \ref NIC_PHYANAD bit mask, indicates 802.3 CSMA capability. */
  248. /*!
  249. * \brief PHY auto-negotiation remote end capability register.
  250. */
  251. #define NIC_PHYANRC 5
  252. /*!
  253. * \brief PHY configuration register 1.
  254. */
  255. #define NIC_PHYCFR1 16
  256. /*!
  257. * \brief PHY configuration register 2.
  258. */
  259. #define NIC_PHYCFR2 17
  260. /*!
  261. * \brief PHY status output register.
  262. */
  263. #define NIC_PHYSOR 18
  264. #define PHYSOR_INT 0x8000 /*!< \ref NIC_PHYSOR bit mask, interrupt bits changed. */
  265. #define PHYSOR_LNKFAIL 0x4000 /*!< \ref NIC_PHYSOR bit mask, link failure detected. */
  266. #define PHYSOR_LOSSSYNC 0x2000 /*!< \ref NIC_PHYSOR bit mask, descrambler sync lost detected. */
  267. #define PHYSOR_CWRD 0x1000 /*!< \ref NIC_PHYSOR bit mask, code word error detected. */
  268. #define PHYSOR_SSD 0x0800 /*!< \ref NIC_PHYSOR bit mask, start of stream error detected. */
  269. #define PHYSOR_ESD 0x0400 /*!< \ref NIC_PHYSOR bit mask, end of stream error detected. */
  270. #define PHYSOR_RPOL 0x0200 /*!< \ref NIC_PHYSOR bit mask, reverse polarity detected. */
  271. #define PHYSOR_JAB 0x0100 /*!< \ref NIC_PHYSOR bit mask, jabber detected. */
  272. #define PHYSOR_SPDDET 0x0080 /*!< \ref NIC_PHYSOR bit mask, 100/10 speed detected. */
  273. #define PHYSOR_DPLXDET 0x0040 /*!< \ref NIC_PHYSOR bit mask, duplex detected. */
  274. /*!
  275. * \brief PHY mask register.
  276. */
  277. #define NIC_PHYMSK 19
  278. #define PHYMSK_MINT 0x8000 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_INT interrupt. */
  279. #define PHYMSK_MLNKFAIL 0x4000 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_LNKFAIL interrupt. */
  280. #define PHYMSK_MLOSSSYN 0x2000 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_LOSSSYNC interrupt. */
  281. #define PHYMSK_MCWRD 0x1000 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_CWRD interrupt. */
  282. #define PHYMSK_MSSD 0x0800 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_SSD interrupt. */
  283. #define PHYMSK_MESD 0x0400 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_ESD interrupt. */
  284. #define PHYMSK_MRPOL 0x0200 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_RPOL interrupt. */
  285. #define PHYMSK_MJAB 0x0100 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_JAB interrupt. */
  286. #define PHYMSK_MSPDDT 0x0080 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_SPDDET interrupt. */
  287. #define PHYMSK_MDPLDT 0x0040 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_DPLXDET interrupt. */
  288. /*!
  289. * \brief Control byte flags.
  290. */
  291. #define CTRLBYTE_CRC 0x1000 /*!< \brief CRC will be appended. */
  292. #define CTRLBYTE_ODD 0x2000 /*!< \brief Indicates odd packet length. */
  293. #define MSBV(bit) (1 << ((bit) - 8))
  294. #define nic_outlb(addr, val) (*(volatile u_char *)(addr) = (val))
  295. #define nic_outhb(addr, val) (*(volatile u_char *)((addr) + 1) = (val))
  296. #define nic_outwx(addr, val) (*(volatile u_short *)(addr) = (val))
  297. #define nic_outw(addr, val) { \
  298. *(volatile u_char *)(addr) = (u_char)(val); \
  299. *((volatile u_char *)(addr) + 1) = (u_char)((val) >> 8); \
  300. }
  301. #define nic_inlb(addr) (*(volatile u_char *)(addr))
  302. #define nic_inhb(addr) (*(volatile u_char *)((addr) + 1))
  303. #define nic_inw(addr) (*(volatile u_short *)(addr))
  304. #define nic_bs(bank) nic_outlb(NIC_BSR, bank)
  305. #endif