smscregs.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. #ifndef _SMSCREGS_H_
  2. #define _SMSCREGS_H_
  3. /*
  4. * Copyright (C) 2001-2003 by egnite Software GmbH
  5. * Copyright (C) 2009 by egnite GmbH
  6. *
  7. * All rights reserved.
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. *
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. Neither the name of the copyright holders nor the names of
  19. * contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  23. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  24. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
  25. * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
  26. * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  28. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  29. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
  30. * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  31. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF
  32. * THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
  33. * SUCH DAMAGE.
  34. *
  35. * For additional information see http://www.ethernut.de/
  36. */
  37. /*
  38. * $Id: smscregs.h 4115 2012-04-12 21:06:13Z olereinhardt $
  39. *
  40. * WARNING! Do not use any part of Basemon for your own applications. WARNING!
  41. *
  42. * This is not a typical application sample. It overrides parts of Nut/OS to
  43. * keep it running on broken hardware.
  44. */
  45. #define NIC_BASE 0xC000
  46. /*!
  47. * \brief Bank select register.
  48. */
  49. #define NIC_BSR NIC_BASE + 0x0E
  50. /*!
  51. * \brief Bank 0 - Transmit control register.
  52. */
  53. #define NIC_TCR NIC_BASE + 0x00
  54. #define TCR_SWFDUP 0x8000 /*!< \ref NIC_TCR bit mask, enables full duplex. */
  55. #define TCR_EPH_LOOP 0x2000 /*!< \ref NIC_TCR bit mask, enables internal loopback. */
  56. #define TCR_STP_SQET 0x1000 /*!< \ref NIC_TCR bit mask, enables transmission stop on SQET error. */
  57. #define TCR_FDUPLX 0x0800 /*!< \ref NIC_TCR bit mask, enables receiving own frames. */
  58. #define TCR_MON_CSN 0x0400 /*!< \ref NIC_TCR bit mask, enables carrier monitoring. */
  59. #define TCR_NOCRC 0x0100 /*!< \ref NIC_TCR bit mask, disables CRC transmission. */
  60. #define TCR_PAD_EN 0x0080 /*!< \ref NIC_TCR bit mask, enables automatic padding. */
  61. #define TCR_FORCOL 0x0004 /*!< \ref NIC_TCR bit mask, forces collision. */
  62. #define TCR_LOOP 0x0002 /*!< \ref NIC_TCR bit mask, enables PHY loopback. */
  63. #define TCR_TXENA 0x0001 /*!< \ref NIC_TCR bit mask, enables transmitter. */
  64. /*!
  65. * \brief Bank 0 - EPH status register.
  66. */
  67. #define NIC_EPHSR NIC_BASE + 0x02
  68. /*!
  69. * \brief Bank 0 - Receive control register.
  70. */
  71. #define NIC_RCR NIC_BASE + 0x04
  72. #define RCR_SOFT_RST 0x8000 /*!< \ref NIC_RCR bit mask, activates software reset. */
  73. #define RCR_FILT_CAR 0x4000 /*!< \ref NIC_RCR bit mask, enables carrier filter. */
  74. #define RCR_ABORT_ENB 0x2000 /*!< \ref NIC_RCR bit mask, enables receive abort on collision. */
  75. #define RCR_STRIP_CRC 0x0200 /*!< \ref NIC_RCR bit mask, strips CRC. */
  76. #define RCR_RXEN 0x0100 /*!< \ref NIC_RCR bit mask, enables receiver. */
  77. #define RCR_ALMUL 0x0004 /*!< \ref NIC_RCR bit mask, multicast frames accepted when set. */
  78. #define RCR_PRMS 0x0002 /*!< \ref NIC_RCR bit mask, enables promiscuous mode. */
  79. #define RCR_RX_ABORT 0x0001 /*!< \ref NIC_RCR bit mask, set when receive was aborted. */
  80. /*!
  81. * \brief Bank 0 - Counter register.
  82. */
  83. #define NIC_ECR NIC_BASE + 0x06
  84. /*!
  85. * \brief Bank 0 - Memory information register.
  86. */
  87. #define NIC_MIR NIC_BASE + 0x08
  88. /*!
  89. * \brief Bank 0 - Receive / PHY control register.
  90. */
  91. #define NIC_RPCR NIC_BASE + 0x0A
  92. #define RPCR_SPEED 0x2000 /*!< \ref NIC_RPCR bit mask, PHY operates at 100 Mbps. */
  93. #define RPCR_DPLX 0x1000 /*!< \ref NIC_RPCR bit mask, PHY operates at full duplex mode. */
  94. #define RPCR_ANEG 0x0800 /*!< \ref NIC_RPCR bit mask, sets PHY in auto-negotiation mode. */
  95. #define RPCR_LEDA_PAT 0x0000 /*!< \ref NIC_RPCR bit mask for LEDA mode. */
  96. #define RPCR_LEDB_PAT 0x0010 /*!< \ref NIC_RPCR bit mask for LEDB mode. */
  97. /*!
  98. * \brief Bank 1 - Configuration register.
  99. */
  100. #define NIC_CR NIC_BASE + 0x00
  101. #define CR_EPH_EN 0x8000 /*!< \ref NIC_CR bit mask, . */
  102. /*!
  103. * \brief Bank 1 - Base address register.
  104. */
  105. #define NIC_BAR NIC_BASE + 0x02
  106. /*!
  107. * \brief Bank 1 - Individual address register.
  108. */
  109. #define NIC_IAR NIC_BASE + 0x04
  110. /*!
  111. * \brief Bank 1 - General purpose register.
  112. */
  113. #define NIC_GPR NIC_BASE + 0x0A
  114. /*!
  115. * \brief Bank 1 - Control register.
  116. */
  117. #define NIC_CTR NIC_BASE + 0x0C
  118. #define CTR_RCV_BAD 0x4000 /*!< \ref NIC_CTR bit mask. */
  119. #define CTR_AUTO_RELEASE 0x0800 /*!< \ref NIC_CTR bit mask, transmit packets automatically released. */
  120. /*!
  121. * \brief Bank 2 - MMU command register.
  122. */
  123. #define NIC_MMUCR NIC_BASE + 0x00
  124. #define MMUCR_BUSY 0x0001
  125. #define MMU_NOP 0
  126. #define MMU_ALO (1<<5)
  127. #define MMU_RST (2<<5)
  128. #define MMU_REM (3<<5)
  129. #define MMU_TOP (4<<5)
  130. #define MMU_PKT (5<<5)
  131. #define MMU_ENQ (6<<5)
  132. #define MMU_RTX (7<<5)
  133. /*!
  134. * \brief Bank 2 - Packet number register.
  135. *
  136. * This byte register specifies the accessible transmit packet number.
  137. */
  138. #define NIC_PNR NIC_BASE + 0x02
  139. /*!
  140. * \brief Bank 2 - Allocation result register.
  141. *
  142. * This byte register is updated upon a \ref MMU_ALO command.
  143. */
  144. #define NIC_ARR NIC_BASE + 0x03
  145. #define ARR_FAILED 0x80
  146. /*!
  147. * \brief Bank 2 - FIFO ports register.
  148. */
  149. #define NIC_FIFO NIC_BASE + 0x04
  150. /*!
  151. * \brief Bank 2 - Pointer register.
  152. */
  153. #define NIC_PTR NIC_BASE + 0x06
  154. #define PTR_RCV 0x8000 /*! \ref NIC_PTR bit mask, specifies receive or transmit buffer. */
  155. #define PTR_AUTO_INCR 0x4000 /*! \ref NIC_PTR bit mask, enables automatic pointer increment. */
  156. #define PTR_READ 0x2000 /*! \ref NIC_PTR bit mask, indicates type of access. */
  157. #define PTR_ETEN 0x1000 /*! \ref NIC_PTR bit mask, enables early transmit underrun detection. */
  158. #define PTR_NOT_EMPTY 0x0800 /*! \ref NIC_PTR bit mask, set when write data fifo is not empty. */
  159. /*!
  160. * \brief Bank 2 - Data register.
  161. */
  162. #define NIC_DATA NIC_BASE + 0x08
  163. /*!
  164. * \brief Bank 2 - Interrupt status register.
  165. */
  166. #define NIC_IST NIC_BASE + 0x0C
  167. /*!
  168. * \brief Bank 2 - Interrupt acknowledge register.
  169. */
  170. #define NIC_ACK NIC_BASE + 0x0C
  171. /*!
  172. * \brief Bank 2 - Interrupt mask register.
  173. */
  174. #define NIC_MSK NIC_BASE + 0x0D
  175. #define INT_MD 0x80 /*!< \ref PHY state change interrupt bit mask. */
  176. #define INT_ERCV 0x40 /*!< \ref Early receive interrupt bit mask. */
  177. #define INT_EPH 0x20 /*!< \ref Ethernet protocol interrupt bit mask. */
  178. #define INT_RX_OVRN 0x10 /*!< \ref Receive overrun interrupt bit mask. */
  179. #define INT_ALLOC 0x08 /*!< \ref Transmit allocation interrupt bit mask. */
  180. #define INT_TX_EMPTY 0x04 /*!< \ref Transmitter empty interrupt bit mask. */
  181. #define INT_TX 0x02 /*!< \ref Transmit complete interrupt bit mask. */
  182. #define INT_RCV 0x01 /*!< \ref Receive interrupt bit mask. */
  183. /*!
  184. * \brief Bank 3 - Multicast table register.
  185. */
  186. #define NIC_MT NIC_BASE + 0x00
  187. /*!
  188. * \brief Bank 3 - Management interface register.
  189. */
  190. #define NIC_MGMT NIC_BASE + 0x08
  191. #define MGMT_MDOE 0x08 /*!< \ref NIC_MGMT bit mask, enables MDO pin. */
  192. #define MGMT_MCLK 0x04 /*!< \ref NIC_MGMT bit mask, drives MDCLK pin. */
  193. #define MGMT_MDI 0x02 /*!< \ref NIC_MGMT bit mask, reflects MDI pin status. */
  194. #define MGMT_MDO 0x01 /*!< \ref NIC_MGMT bit mask, drives MDO pin. */
  195. /*!
  196. * \brief Bank 3 - Revision register.
  197. */
  198. #define NIC_REV NIC_BASE + 0x0A
  199. /*!
  200. * \brief Bank 3 - Early RCV register.
  201. */
  202. #define NIC_ERCV NIC_BASE + 0x0C
  203. /*!
  204. * \brief PHY control register.
  205. */
  206. #define NIC_PHYCR 0
  207. #define PHYCR_RST 0x8000 /*!< \ref NIC_PHYCR bit mask, resets PHY. */
  208. #define PHYCR_LPBK 0x4000 /*!< \ref NIC_PHYCR bit mask, . */
  209. #define PHYCR_SPEED 0x2000 /*!< \ref NIC_PHYCR bit mask, . */
  210. #define PHYCR_ANEG_EN 0x1000 /*!< \ref NIC_PHYCR bit mask, . */
  211. #define PHYCR_PDN 0x0800 /*!< \ref NIC_PHYCR bit mask, . */
  212. #define PHYCR_MII_DIS 0x0400 /*!< \ref NIC_PHYCR bit mask, . */
  213. #define PHYCR_ANEG_RST 0x0200 /*!< \ref NIC_PHYCR bit mask, . */
  214. #define PHYCR_DPLX 0x0100 /*!< \ref NIC_PHYCR bit mask, . */
  215. #define PHYCR_COLST 0x0080 /*!< \ref NIC_PHYCR bit mask, . */
  216. /*!
  217. * \brief PHY status register.
  218. */
  219. #define NIC_PHYSR 1
  220. #define PHYSR_CAP_T4 0x8000 /*!< \ref NIC_PHYSR bit mask, indicates 100BASE-T4 capability. */
  221. #define PHYSR_CAP_TXF 0x4000 /*!< \ref NIC_PHYSR bit mask, indicates 100BASE-TX full duplex capability. */
  222. #define PHYSR_CAP_TXH 0x2000 /*!< \ref NIC_PHYSR bit mask, indicates 100BASE-TX half duplex capability. */
  223. #define PHYSR_CAP_TF 0x1000 /*!< \ref NIC_PHYSR bit mask, indicates 10BASE-T full duplex capability. */
  224. #define PHYSR_CAP_TH 0x0800 /*!< \ref NIC_PHYSR bit mask, indicates 10BASE-T half duplex capability. */
  225. #define PHYSR_CAP_SUPR 0x0040 /*!< \ref NIC_PHYSR bit mask, indicates preamble suppression capability. */
  226. #define PHYSR_ANEG_ACK 0x0020 /*!< \ref NIC_PHYSR bit mask, auto-negotiation completed. */
  227. #define PHYSR_REM_FLT 0x0010 /*!< \ref NIC_PHYSR bit mask, remote fault detected. */
  228. #define PHYSR_CAP_ANEG 0x0008 /*!< \ref NIC_PHYSR bit mask, indicates auto-negotiation capability. */
  229. #define PHYSR_LINK 0x0004 /*!< \ref NIC_PHYSR bit mask, valid link status. */
  230. #define PHYSR_JAB 0x0002 /*!< \ref NIC_PHYSR bit mask, jabber collision detected. */
  231. #define PHYSR_EXREG 0x0001 /*!< \ref NIC_PHYSR bit mask, extended capabilities available. */
  232. /*!
  233. * \brief PHY identifier register 1.
  234. */
  235. #define NIC_PHYID1 2
  236. /*!
  237. * \brief PHY identifier register 1.
  238. */
  239. #define NIC_PHYID2 3
  240. /*!
  241. * \brief PHY auto-negotiation advertisement register.
  242. */
  243. #define NIC_PHYANAD 4
  244. #define PHYANAD_NP 0x8000 /*!< \ref NIC_PHYANAD bit mask, exchanging next page information. */
  245. #define PHYANAD_ACK 0x4000 /*!< \ref NIC_PHYANAD bit mask, acknowledged. */
  246. #define PHYANAD_RF 0x2000 /*!< \ref NIC_PHYANAD bit mask, remote fault. */
  247. #define PHYANAD_T4 0x0200 /*!< \ref NIC_PHYANAD bit mask, indicates 100BASE-T4 capability. */
  248. #define PHYANAD_TX_FDX 0x0100 /*!< \ref NIC_PHYANAD bit mask, indicates 100BASE-TX full duplex capability. */
  249. #define PHYANAD_TX_HDX 0x0080 /*!< \ref NIC_PHYANAD bit mask, indicates 100BASE-TX half duplex capability. */
  250. #define PHYANAD_10FDX 0x0040 /*!< \ref NIC_PHYANAD bit mask, indicates 10BASE-T full duplex capability. */
  251. #define PHYANAD_10_HDX 0x0020 /*!< \ref NIC_PHYANAD bit mask, indicates 10BASE-T half duplex capability. */
  252. #define PHYANAD_CSMA 0x0001 /*!< \ref NIC_PHYANAD bit mask, indicates 802.3 CSMA capability. */
  253. /*!
  254. * \brief PHY auto-negotiation remote end capability register.
  255. */
  256. #define NIC_PHYANRC 5
  257. /*!
  258. * \brief PHY configuration register 1.
  259. */
  260. #define NIC_PHYCFR1 16
  261. /*!
  262. * \brief PHY configuration register 2.
  263. */
  264. #define NIC_PHYCFR2 17
  265. /*!
  266. * \brief PHY status output register.
  267. */
  268. #define NIC_PHYSOR 18
  269. #define PHYSOR_INT 0x8000 /*!< \ref NIC_PHYSOR bit mask, interrupt bits changed. */
  270. #define PHYSOR_LNKFAIL 0x4000 /*!< \ref NIC_PHYSOR bit mask, link failure detected. */
  271. #define PHYSOR_LOSSSYNC 0x2000 /*!< \ref NIC_PHYSOR bit mask, descrambler sync lost detected. */
  272. #define PHYSOR_CWRD 0x1000 /*!< \ref NIC_PHYSOR bit mask, code word error detected. */
  273. #define PHYSOR_SSD 0x0800 /*!< \ref NIC_PHYSOR bit mask, start of stream error detected. */
  274. #define PHYSOR_ESD 0x0400 /*!< \ref NIC_PHYSOR bit mask, end of stream error detected. */
  275. #define PHYSOR_RPOL 0x0200 /*!< \ref NIC_PHYSOR bit mask, reverse polarity detected. */
  276. #define PHYSOR_JAB 0x0100 /*!< \ref NIC_PHYSOR bit mask, jabber detected. */
  277. #define PHYSOR_SPDDET 0x0080 /*!< \ref NIC_PHYSOR bit mask, 100/10 speed detected. */
  278. #define PHYSOR_DPLXDET 0x0040 /*!< \ref NIC_PHYSOR bit mask, duplex detected. */
  279. /*!
  280. * \brief PHY mask register.
  281. */
  282. #define NIC_PHYMSK 19
  283. #define PHYMSK_MINT 0x8000 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_INT interrupt. */
  284. #define PHYMSK_MLNKFAIL 0x4000 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_LNKFAIL interrupt. */
  285. #define PHYMSK_MLOSSSYN 0x2000 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_LOSSSYNC interrupt. */
  286. #define PHYMSK_MCWRD 0x1000 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_CWRD interrupt. */
  287. #define PHYMSK_MSSD 0x0800 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_SSD interrupt. */
  288. #define PHYMSK_MESD 0x0400 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_ESD interrupt. */
  289. #define PHYMSK_MRPOL 0x0200 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_RPOL interrupt. */
  290. #define PHYMSK_MJAB 0x0100 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_JAB interrupt. */
  291. #define PHYMSK_MSPDDT 0x0080 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_SPDDET interrupt. */
  292. #define PHYMSK_MDPLDT 0x0040 /*!< \ref NIC_PHYMSK bit mask, enables \ref PHYSOR_DPLXDET interrupt. */
  293. #define MSBV(bit) (1 << ((bit) - 8))
  294. #define nic_outlb(addr, val) (*(volatile uint8_t *)(addr) = (val))
  295. #define nic_outhb(addr, val) (*(volatile uint8_t *)((addr) + 1) = (val))
  296. #define nic_outwx(addr, val) (*(volatile uint16_t *)(addr) = (val))
  297. #define nic_outw(addr, val) { \
  298. *(volatile uint8_t *)(addr) = (uint8_t)(val); \
  299. *((volatile uint8_t *)(addr) + 1) = (uint8_t)((val) >> 8); \
  300. }
  301. #define nic_inlb(addr) (*(volatile uint8_t *)(addr))
  302. #define nic_inhb(addr) (*(volatile uint8_t *)((addr) + 1))
  303. #define nic_inw(addr) (*(volatile uint16_t *)(addr))
  304. #define nic_bs(bank) nic_outlb(NIC_BSR, bank)
  305. #endif