stm32f417xx.h 598 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101
  1. /**
  2. ******************************************************************************
  3. * @file stm32f417xx.h
  4. * @author MCD Application Team
  5. * @version V2.0.0
  6. * @date 18-February-2014
  7. * @brief CMSIS STM32F417xx Device Peripheral Access Layer Header File.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - Peripheral's registers declarations and bits definition
  12. * - Macros to access peripheral’s registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; COPYRIGHT(c) 2014 STMicroelectronics</center></h2>
  18. *
  19. * Redistribution and use in source and binary forms, with or without modification,
  20. * are permitted provided that the following conditions are met:
  21. * 1. Redistributions of source code must retain the above copyright notice,
  22. * this list of conditions and the following disclaimer.
  23. * 2. Redistributions in binary form must reproduce the above copyright notice,
  24. * this list of conditions and the following disclaimer in the documentation
  25. * and/or other materials provided with the distribution.
  26. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  27. * may be used to endorse or promote products derived from this software
  28. * without specific prior written permission.
  29. *
  30. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  31. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  32. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  34. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  35. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  36. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  37. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  38. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. ******************************************************************************
  42. */
  43. /** @addtogroup CMSIS
  44. * @{
  45. */
  46. /** @addtogroup stm32f417xx
  47. * @{
  48. */
  49. #include <cfg/arch.h>
  50. #include <cfg/clock.h>
  51. #ifndef __STM32F417xx_H
  52. #define __STM32F417xx_H
  53. #ifdef __cplusplus
  54. extern "C" {
  55. #endif /* __cplusplus */
  56. /** @addtogroup Configuration_section_for_CMSIS
  57. * @{
  58. */
  59. /**
  60. * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
  61. */
  62. #define __CM4_REV 0x0001 /*!< Core revision r0p1 */
  63. #define __MPU_PRESENT 1 /*!< STM32F4XX provides an MPU */
  64. #define __NVIC_PRIO_BITS 4 /*!< STM32F4XX uses 4 Bits for the Priority Levels */
  65. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  66. #define __FPU_PRESENT 1 /*!< FPU present */
  67. /**
  68. * @}
  69. */
  70. /** @addtogroup Peripheral_interrupt_number_definition
  71. * @{
  72. */
  73. /**
  74. * @brief STM32F4XX Interrupt Number Definition, according to the selected device
  75. * in @ref Library_configuration_section
  76. */
  77. typedef enum
  78. {
  79. /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
  80. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  81. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
  82. BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
  83. UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
  84. SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
  85. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
  86. PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
  87. SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
  88. /****** STM32 specific Interrupt Numbers **********************************************************************/
  89. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  90. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  91. TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  92. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  93. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  94. RCC_IRQn = 5, /*!< RCC global Interrupt */
  95. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  96. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  97. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  98. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  99. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  100. DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
  101. DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
  102. DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
  103. DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
  104. DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
  105. DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
  106. DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
  107. ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */
  108. CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
  109. CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
  110. CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
  111. CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
  112. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  113. TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
  114. TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */
  115. TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
  116. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  117. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  118. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  119. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  120. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  121. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  122. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  123. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  124. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  125. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  126. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  127. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  128. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  129. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  130. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  131. OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */
  132. TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */
  133. TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */
  134. TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
  135. TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
  136. DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
  137. FSMC_IRQn = 48, /*!< FSMC global Interrupt */
  138. SDIO_IRQn = 49, /*!< SDIO global Interrupt */
  139. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  140. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  141. UART4_IRQn = 52, /*!< UART4 global Interrupt */
  142. UART5_IRQn = 53, /*!< UART5 global Interrupt */
  143. TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
  144. TIM7_IRQn = 55, /*!< TIM7 global interrupt */
  145. DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
  146. DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
  147. DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
  148. DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
  149. DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
  150. ETH_IRQn = 61, /*!< Ethernet global Interrupt */
  151. ETH_WKUP_IRQn = 62, /*!< Ethernet Wakeup through EXTI line Interrupt */
  152. CAN2_TX_IRQn = 63, /*!< CAN2 TX Interrupt */
  153. CAN2_RX0_IRQn = 64, /*!< CAN2 RX0 Interrupt */
  154. CAN2_RX1_IRQn = 65, /*!< CAN2 RX1 Interrupt */
  155. CAN2_SCE_IRQn = 66, /*!< CAN2 SCE Interrupt */
  156. OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
  157. DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
  158. DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
  159. DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
  160. USART6_IRQn = 71, /*!< USART6 global interrupt */
  161. I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
  162. I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
  163. OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */
  164. OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */
  165. OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */
  166. OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */
  167. DCMI_IRQn = 78, /*!< DCMI global interrupt */
  168. CRYP_IRQn = 79, /*!< CRYP crypto global interrupt */
  169. HASH_RNG_IRQn = 80, /*!< Hash and Rng global interrupt */
  170. FPU_IRQn = 81, /*!< FPU global interrupt */
  171. IRQn_MAX /*!< Total number of interrupts */
  172. } IRQn_Type;
  173. /**
  174. * @}
  175. */
  176. #include <arch/cm3/core_cm4.h> /* Cortex-M4 processor and core peripherals */
  177. #include <arch/cm3/stm/system_stm32.h>
  178. #include <stdint.h>
  179. /** @addtogroup Peripheral_registers_structures
  180. * @{
  181. */
  182. /**
  183. * @brief Analog to Digital Converter
  184. */
  185. typedef struct
  186. {
  187. __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
  188. __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
  189. __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
  190. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
  191. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
  192. __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
  193. __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
  194. __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
  195. __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
  196. __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
  197. __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
  198. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
  199. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
  200. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
  201. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
  202. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
  203. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
  204. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
  205. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
  206. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
  207. } ADC_TypeDef;
  208. typedef struct
  209. {
  210. __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
  211. __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
  212. __IO uint32_t CDR; /*!< ADC common regular data register for dual
  213. AND triple modes, Address offset: ADC1 base address + 0x308 */
  214. } ADC_Common_TypeDef;
  215. /**
  216. * @brief Controller Area Network TxMailBox
  217. */
  218. typedef struct
  219. {
  220. __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
  221. __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
  222. __IO uint32_t TDLR; /*!< CAN mailbox data low register */
  223. __IO uint32_t TDHR; /*!< CAN mailbox data high register */
  224. } CAN_TxMailBox_TypeDef;
  225. /**
  226. * @brief Controller Area Network FIFOMailBox
  227. */
  228. typedef struct
  229. {
  230. __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
  231. __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
  232. __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
  233. __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
  234. } CAN_FIFOMailBox_TypeDef;
  235. /**
  236. * @brief Controller Area Network FilterRegister
  237. */
  238. typedef struct
  239. {
  240. __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
  241. __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
  242. } CAN_FilterRegister_TypeDef;
  243. /**
  244. * @brief Controller Area Network
  245. */
  246. typedef struct
  247. {
  248. __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
  249. __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
  250. __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
  251. __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
  252. __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
  253. __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
  254. __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
  255. __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
  256. uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
  257. CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
  258. CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
  259. uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
  260. __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
  261. __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
  262. uint32_t RESERVED2; /*!< Reserved, 0x208 */
  263. __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
  264. uint32_t RESERVED3; /*!< Reserved, 0x210 */
  265. __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
  266. uint32_t RESERVED4; /*!< Reserved, 0x218 */
  267. __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
  268. uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
  269. CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
  270. } CAN_TypeDef;
  271. /**
  272. * @brief CRC calculation unit
  273. */
  274. typedef struct
  275. {
  276. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  277. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  278. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  279. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  280. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  281. } CRC_TypeDef;
  282. /**
  283. * @brief Digital to Analog Converter
  284. */
  285. typedef struct
  286. {
  287. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  288. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  289. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  290. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  291. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  292. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  293. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  294. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  295. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  296. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  297. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  298. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  299. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  300. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  301. } DAC_TypeDef;
  302. /**
  303. * @brief Debug MCU
  304. */
  305. typedef struct
  306. {
  307. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  308. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  309. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  310. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  311. }DBGMCU_TypeDef;
  312. /**
  313. * @brief DCMI
  314. */
  315. typedef struct
  316. {
  317. __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */
  318. __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */
  319. __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */
  320. __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */
  321. __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */
  322. __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */
  323. __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */
  324. __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
  325. __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */
  326. __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */
  327. __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */
  328. } DCMI_TypeDef;
  329. /**
  330. * @brief DMA Controller
  331. */
  332. typedef struct
  333. {
  334. __IO uint32_t CR; /*!< DMA stream x configuration register */
  335. __IO uint32_t NDTR; /*!< DMA stream x number of data register */
  336. __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
  337. __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
  338. __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
  339. __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
  340. } DMA_Stream_TypeDef;
  341. typedef struct
  342. {
  343. __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
  344. __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
  345. __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
  346. __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
  347. } DMA_TypeDef;
  348. /**
  349. * @brief Ethernet MAC
  350. */
  351. typedef struct
  352. {
  353. __IO uint32_t MACCR;
  354. __IO uint32_t MACFFR;
  355. __IO uint32_t MACHTHR;
  356. __IO uint32_t MACHTLR;
  357. __IO uint32_t MACMIIAR;
  358. __IO uint32_t MACMIIDR;
  359. __IO uint32_t MACFCR;
  360. __IO uint32_t MACVLANTR; /* 8 */
  361. uint32_t RESERVED0[2];
  362. __IO uint32_t MACRWUFFR; /* 11 */
  363. __IO uint32_t MACPMTCSR;
  364. uint32_t RESERVED1[2];
  365. __IO uint32_t MACSR; /* 15 */
  366. __IO uint32_t MACIMR;
  367. __IO uint32_t MACA0HR;
  368. __IO uint32_t MACA0LR;
  369. __IO uint32_t MACA1HR;
  370. __IO uint32_t MACA1LR;
  371. __IO uint32_t MACA2HR;
  372. __IO uint32_t MACA2LR;
  373. __IO uint32_t MACA3HR;
  374. __IO uint32_t MACA3LR; /* 24 */
  375. uint32_t RESERVED2[40];
  376. __IO uint32_t MMCCR; /* 65 */
  377. __IO uint32_t MMCRIR;
  378. __IO uint32_t MMCTIR;
  379. __IO uint32_t MMCRIMR;
  380. __IO uint32_t MMCTIMR; /* 69 */
  381. uint32_t RESERVED3[14];
  382. __IO uint32_t MMCTGFSCCR; /* 84 */
  383. __IO uint32_t MMCTGFMSCCR;
  384. uint32_t RESERVED4[5];
  385. __IO uint32_t MMCTGFCR;
  386. uint32_t RESERVED5[10];
  387. __IO uint32_t MMCRFCECR;
  388. __IO uint32_t MMCRFAECR;
  389. uint32_t RESERVED6[10];
  390. __IO uint32_t MMCRGUFCR;
  391. uint32_t RESERVED7[334];
  392. __IO uint32_t PTPTSCR;
  393. __IO uint32_t PTPSSIR;
  394. __IO uint32_t PTPTSHR;
  395. __IO uint32_t PTPTSLR;
  396. __IO uint32_t PTPTSHUR;
  397. __IO uint32_t PTPTSLUR;
  398. __IO uint32_t PTPTSAR;
  399. __IO uint32_t PTPTTHR;
  400. __IO uint32_t PTPTTLR;
  401. __IO uint32_t RESERVED8;
  402. __IO uint32_t PTPTSSR;
  403. uint32_t RESERVED9[565];
  404. __IO uint32_t DMABMR;
  405. __IO uint32_t DMATPDR;
  406. __IO uint32_t DMARPDR;
  407. __IO uint32_t DMARDLAR;
  408. __IO uint32_t DMATDLAR;
  409. __IO uint32_t DMASR;
  410. __IO uint32_t DMAOMR;
  411. __IO uint32_t DMAIER;
  412. __IO uint32_t DMAMFBOCR;
  413. __IO uint32_t DMARSWTR;
  414. uint32_t RESERVED10[8];
  415. __IO uint32_t DMACHTDR;
  416. __IO uint32_t DMACHRDR;
  417. __IO uint32_t DMACHTBAR;
  418. __IO uint32_t DMACHRBAR;
  419. } ETH_TypeDef;
  420. /**
  421. * @brief External Interrupt/Event Controller
  422. */
  423. typedef struct
  424. {
  425. __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
  426. __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
  427. __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
  428. __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
  429. __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
  430. __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
  431. } EXTI_TypeDef;
  432. /**
  433. * @brief FLASH Registers
  434. */
  435. typedef struct
  436. {
  437. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  438. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
  439. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
  440. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
  441. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
  442. __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */
  443. __IO uint32_t OPTCR1; /*!< FLASH option control register 1, Address offset: 0x18 */
  444. } FLASH_TypeDef;
  445. /**
  446. * @brief Flexible Static Memory Controller
  447. */
  448. typedef struct
  449. {
  450. __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
  451. } FSMC_Bank1_TypeDef;
  452. /**
  453. * @brief Flexible Static Memory Controller Bank1E
  454. */
  455. typedef struct
  456. {
  457. __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
  458. } FSMC_Bank1E_TypeDef;
  459. /**
  460. * @brief Flexible Static Memory Controller Bank2
  461. */
  462. typedef struct
  463. {
  464. __IO uint32_t PCR2; /*!< NAND Flash control register 2, Address offset: 0x60 */
  465. __IO uint32_t SR2; /*!< NAND Flash FIFO status and interrupt register 2, Address offset: 0x64 */
  466. __IO uint32_t PMEM2; /*!< NAND Flash Common memory space timing register 2, Address offset: 0x68 */
  467. __IO uint32_t PATT2; /*!< NAND Flash Attribute memory space timing register 2, Address offset: 0x6C */
  468. uint32_t RESERVED0; /*!< Reserved, 0x70 */
  469. __IO uint32_t ECCR2; /*!< NAND Flash ECC result registers 2, Address offset: 0x74 */
  470. uint32_t RESERVED1; /*!< Reserved, 0x78 */
  471. uint32_t RESERVED2; /*!< Reserved, 0x7C */
  472. __IO uint32_t PCR3; /*!< NAND Flash control register 3, Address offset: 0x80 */
  473. __IO uint32_t SR3; /*!< NAND Flash FIFO status and interrupt register 3, Address offset: 0x84 */
  474. __IO uint32_t PMEM3; /*!< NAND Flash Common memory space timing register 3, Address offset: 0x88 */
  475. __IO uint32_t PATT3; /*!< NAND Flash Attribute memory space timing register 3, Address offset: 0x8C */
  476. uint32_t RESERVED3; /*!< Reserved, 0x90 */
  477. __IO uint32_t ECCR3; /*!< NAND Flash ECC result registers 3, Address offset: 0x94 */
  478. } FSMC_Bank2_3_TypeDef;
  479. /**
  480. * @brief Flexible Static Memory Controller Bank4
  481. */
  482. typedef struct
  483. {
  484. __IO uint32_t PCR4; /*!< PC Card control register 4, Address offset: 0xA0 */
  485. __IO uint32_t SR4; /*!< PC Card FIFO status and interrupt register 4, Address offset: 0xA4 */
  486. __IO uint32_t PMEM4; /*!< PC Card Common memory space timing register 4, Address offset: 0xA8 */
  487. __IO uint32_t PATT4; /*!< PC Card Attribute memory space timing register 4, Address offset: 0xAC */
  488. __IO uint32_t PIO4; /*!< PC Card I/O space timing register 4, Address offset: 0xB0 */
  489. } FSMC_Bank4_TypeDef;
  490. /**
  491. * @brief General Purpose I/O
  492. */
  493. typedef struct
  494. {
  495. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  496. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  497. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  498. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  499. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  500. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  501. __IO uint16_t BSRRL; /*!< GPIO port bit set/reset low register, Address offset: 0x18 */
  502. __IO uint16_t BSRRH; /*!< GPIO port bit set/reset high register, Address offset: 0x1A */
  503. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  504. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  505. } GPIO_TypeDef;
  506. /**
  507. * @brief System configuration controller
  508. */
  509. typedef struct
  510. {
  511. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  512. __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
  513. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  514. uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
  515. __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
  516. } SYSCFG_TypeDef;
  517. /**
  518. * @brief Inter-integrated Circuit Interface
  519. */
  520. typedef struct
  521. {
  522. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  523. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  524. __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */
  525. __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */
  526. __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */
  527. __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */
  528. __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */
  529. __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */
  530. __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */
  531. __IO uint32_t FLTR; /*!< I2C FLTR register, Address offset: 0x24 */
  532. } I2C_TypeDef;
  533. /**
  534. * @brief Independent WATCHDOG
  535. */
  536. typedef struct
  537. {
  538. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  539. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  540. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  541. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  542. } IWDG_TypeDef;
  543. /**
  544. * @brief Power Control
  545. */
  546. typedef struct
  547. {
  548. __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
  549. __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
  550. } PWR_TypeDef;
  551. /**
  552. * @brief Reset and Clock Control
  553. */
  554. typedef struct
  555. {
  556. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  557. __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
  558. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  559. __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
  560. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
  561. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */
  562. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */
  563. uint32_t RESERVED0; /*!< Reserved, 0x1C */
  564. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
  565. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
  566. uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
  567. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
  568. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */
  569. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */
  570. uint32_t RESERVED2; /*!< Reserved, 0x3C */
  571. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
  572. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
  573. uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
  574. __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
  575. __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */
  576. __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */
  577. uint32_t RESERVED4; /*!< Reserved, 0x5C */
  578. __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
  579. __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
  580. uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
  581. __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
  582. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
  583. uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
  584. __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
  585. __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */
  586. } RCC_TypeDef;
  587. /**
  588. * @brief Real-Time Clock
  589. */
  590. typedef struct
  591. {
  592. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  593. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  594. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  595. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  596. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  597. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  598. __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */
  599. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  600. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  601. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  602. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  603. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  604. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  605. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  606. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  607. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  608. __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
  609. __IO uint32_t ALRMASSR;/*!< RTC alarm A sub second register, Address offset: 0x44 */
  610. __IO uint32_t ALRMBSSR;/*!< RTC alarm B sub second register, Address offset: 0x48 */
  611. uint32_t RESERVED7; /*!< Reserved, 0x4C */
  612. __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */
  613. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  614. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  615. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  616. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  617. __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
  618. __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
  619. __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
  620. __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
  621. __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
  622. __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
  623. __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
  624. __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
  625. __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
  626. __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
  627. __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
  628. __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
  629. __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
  630. __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
  631. __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
  632. } RTC_TypeDef;
  633. /**
  634. * @brief SD host Interface
  635. */
  636. typedef struct
  637. {
  638. __IO uint32_t POWER; /*!< SDIO power control register, Address offset: 0x00 */
  639. __IO uint32_t CLKCR; /*!< SDI clock control register, Address offset: 0x04 */
  640. __IO uint32_t ARG; /*!< SDIO argument register, Address offset: 0x08 */
  641. __IO uint32_t CMD; /*!< SDIO command register, Address offset: 0x0C */
  642. __I uint32_t RESPCMD; /*!< SDIO command response register, Address offset: 0x10 */
  643. __I uint32_t RESP1; /*!< SDIO response 1 register, Address offset: 0x14 */
  644. __I uint32_t RESP2; /*!< SDIO response 2 register, Address offset: 0x18 */
  645. __I uint32_t RESP3; /*!< SDIO response 3 register, Address offset: 0x1C */
  646. __I uint32_t RESP4; /*!< SDIO response 4 register, Address offset: 0x20 */
  647. __IO uint32_t DTIMER; /*!< SDIO data timer register, Address offset: 0x24 */
  648. __IO uint32_t DLEN; /*!< SDIO data length register, Address offset: 0x28 */
  649. __IO uint32_t DCTRL; /*!< SDIO data control register, Address offset: 0x2C */
  650. __I uint32_t DCOUNT; /*!< SDIO data counter register, Address offset: 0x30 */
  651. __I uint32_t STA; /*!< SDIO status register, Address offset: 0x34 */
  652. __IO uint32_t ICR; /*!< SDIO interrupt clear register, Address offset: 0x38 */
  653. __IO uint32_t MASK; /*!< SDIO mask register, Address offset: 0x3C */
  654. uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
  655. __I uint32_t FIFOCNT; /*!< SDIO FIFO counter register, Address offset: 0x48 */
  656. uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
  657. __IO uint32_t FIFO; /*!< SDIO data FIFO register, Address offset: 0x80 */
  658. } SDIO_TypeDef;
  659. /**
  660. * @brief Serial Peripheral Interface
  661. */
  662. typedef struct
  663. {
  664. __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
  665. __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
  666. __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
  667. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  668. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  669. __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
  670. __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
  671. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  672. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  673. } SPI_TypeDef;
  674. /**
  675. * @brief TIM
  676. */
  677. typedef struct
  678. {
  679. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  680. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  681. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  682. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  683. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  684. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  685. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  686. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  687. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  688. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  689. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  690. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  691. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  692. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  693. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  694. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  695. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  696. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  697. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  698. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  699. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  700. } TIM_TypeDef;
  701. /**
  702. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  703. */
  704. typedef struct
  705. {
  706. __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
  707. __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
  708. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
  709. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
  710. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
  711. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
  712. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
  713. } USART_TypeDef;
  714. /**
  715. * @brief Window WATCHDOG
  716. */
  717. typedef struct
  718. {
  719. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  720. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  721. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  722. } WWDG_TypeDef;
  723. /**
  724. * @brief Crypto Processor
  725. */
  726. typedef struct
  727. {
  728. __IO uint32_t CR; /*!< CRYP control register, Address offset: 0x00 */
  729. __IO uint32_t SR; /*!< CRYP status register, Address offset: 0x04 */
  730. __IO uint32_t DR; /*!< CRYP data input register, Address offset: 0x08 */
  731. __IO uint32_t DOUT; /*!< CRYP data output register, Address offset: 0x0C */
  732. __IO uint32_t DMACR; /*!< CRYP DMA control register, Address offset: 0x10 */
  733. __IO uint32_t IMSCR; /*!< CRYP interrupt mask set/clear register, Address offset: 0x14 */
  734. __IO uint32_t RISR; /*!< CRYP raw interrupt status register, Address offset: 0x18 */
  735. __IO uint32_t MISR; /*!< CRYP masked interrupt status register, Address offset: 0x1C */
  736. __IO uint32_t K0LR; /*!< CRYP key left register 0, Address offset: 0x20 */
  737. __IO uint32_t K0RR; /*!< CRYP key right register 0, Address offset: 0x24 */
  738. __IO uint32_t K1LR; /*!< CRYP key left register 1, Address offset: 0x28 */
  739. __IO uint32_t K1RR; /*!< CRYP key right register 1, Address offset: 0x2C */
  740. __IO uint32_t K2LR; /*!< CRYP key left register 2, Address offset: 0x30 */
  741. __IO uint32_t K2RR; /*!< CRYP key right register 2, Address offset: 0x34 */
  742. __IO uint32_t K3LR; /*!< CRYP key left register 3, Address offset: 0x38 */
  743. __IO uint32_t K3RR; /*!< CRYP key right register 3, Address offset: 0x3C */
  744. __IO uint32_t IV0LR; /*!< CRYP initialization vector left-word register 0, Address offset: 0x40 */
  745. __IO uint32_t IV0RR; /*!< CRYP initialization vector right-word register 0, Address offset: 0x44 */
  746. __IO uint32_t IV1LR; /*!< CRYP initialization vector left-word register 1, Address offset: 0x48 */
  747. __IO uint32_t IV1RR; /*!< CRYP initialization vector right-word register 1, Address offset: 0x4C */
  748. __IO uint32_t CSGCMCCM0R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 0, Address offset: 0x50 */
  749. __IO uint32_t CSGCMCCM1R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 1, Address offset: 0x54 */
  750. __IO uint32_t CSGCMCCM2R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 2, Address offset: 0x58 */
  751. __IO uint32_t CSGCMCCM3R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 3, Address offset: 0x5C */
  752. __IO uint32_t CSGCMCCM4R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 4, Address offset: 0x60 */
  753. __IO uint32_t CSGCMCCM5R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 5, Address offset: 0x64 */
  754. __IO uint32_t CSGCMCCM6R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 6, Address offset: 0x68 */
  755. __IO uint32_t CSGCMCCM7R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 7, Address offset: 0x6C */
  756. __IO uint32_t CSGCM0R; /*!< CRYP GCM/GMAC context swap register 0, Address offset: 0x70 */
  757. __IO uint32_t CSGCM1R; /*!< CRYP GCM/GMAC context swap register 1, Address offset: 0x74 */
  758. __IO uint32_t CSGCM2R; /*!< CRYP GCM/GMAC context swap register 2, Address offset: 0x78 */
  759. __IO uint32_t CSGCM3R; /*!< CRYP GCM/GMAC context swap register 3, Address offset: 0x7C */
  760. __IO uint32_t CSGCM4R; /*!< CRYP GCM/GMAC context swap register 4, Address offset: 0x80 */
  761. __IO uint32_t CSGCM5R; /*!< CRYP GCM/GMAC context swap register 5, Address offset: 0x84 */
  762. __IO uint32_t CSGCM6R; /*!< CRYP GCM/GMAC context swap register 6, Address offset: 0x88 */
  763. __IO uint32_t CSGCM7R; /*!< CRYP GCM/GMAC context swap register 7, Address offset: 0x8C */
  764. } CRYP_TypeDef;
  765. /**
  766. * @brief HASH
  767. */
  768. typedef struct
  769. {
  770. __IO uint32_t CR; /*!< HASH control register, Address offset: 0x00 */
  771. __IO uint32_t DIN; /*!< HASH data input register, Address offset: 0x04 */
  772. __IO uint32_t STR; /*!< HASH start register, Address offset: 0x08 */
  773. __IO uint32_t HR[5]; /*!< HASH digest registers, Address offset: 0x0C-0x1C */
  774. __IO uint32_t IMR; /*!< HASH interrupt enable register, Address offset: 0x20 */
  775. __IO uint32_t SR; /*!< HASH status register, Address offset: 0x24 */
  776. uint32_t RESERVED[52]; /*!< Reserved, 0x28-0xF4 */
  777. __IO uint32_t CSR[54]; /*!< HASH context swap registers, Address offset: 0x0F8-0x1CC */
  778. } HASH_TypeDef;
  779. /**
  780. * @brief HASH_DIGEST
  781. */
  782. typedef struct
  783. {
  784. __IO uint32_t HR[8]; /*!< HASH digest registers, Address offset: 0x310-0x32C */
  785. } HASH_DIGEST_TypeDef;
  786. /**
  787. * @brief RNG
  788. */
  789. typedef struct
  790. {
  791. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  792. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  793. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  794. } RNG_TypeDef;
  795. /**
  796. * @brief __USB_OTG_Core_register
  797. */
  798. typedef struct
  799. {
  800. __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h*/
  801. __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h*/
  802. __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h*/
  803. __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch*/
  804. __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h*/
  805. __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h*/
  806. __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h*/
  807. __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch*/
  808. __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h*/
  809. __IO uint32_t GRXFSIZ; /* Receive FIFO Size Register 024h*/
  810. __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h*/
  811. __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch*/
  812. uint32_t Reserved30[2]; /* Reserved 030h*/
  813. __IO uint32_t GCCFG; /* General Purpose IO Register 038h*/
  814. __IO uint32_t CID; /* User ID Register 03Ch*/
  815. uint32_t Reserved40[48]; /* Reserved 040h-0FFh*/
  816. __IO uint32_t HPTXFSIZ; /* Host Periodic Tx FIFO Size Reg 100h*/
  817. __IO uint32_t DIEPTXF[0x0F];/* dev Periodic Transmit FIFO */
  818. }
  819. USB_OTG_GlobalTypeDef;
  820. /**
  821. * @brief __device_Registers
  822. */
  823. typedef struct
  824. {
  825. __IO uint32_t DCFG; /* dev Configuration Register 800h*/
  826. __IO uint32_t DCTL; /* dev Control Register 804h*/
  827. __IO uint32_t DSTS; /* dev Status Register (RO) 808h*/
  828. uint32_t Reserved0C; /* Reserved 80Ch*/
  829. __IO uint32_t DIEPMSK; /* dev IN Endpoint Mask 810h*/
  830. __IO uint32_t DOEPMSK; /* dev OUT Endpoint Mask 814h*/
  831. __IO uint32_t DAINT; /* dev All Endpoints Itr Reg 818h*/
  832. __IO uint32_t DAINTMSK; /* dev All Endpoints Itr Mask 81Ch*/
  833. uint32_t Reserved20; /* Reserved 820h*/
  834. uint32_t Reserved9; /* Reserved 824h*/
  835. __IO uint32_t DVBUSDIS; /* dev VBUS discharge Register 828h*/
  836. __IO uint32_t DVBUSPULSE; /* dev VBUS Pulse Register 82Ch*/
  837. __IO uint32_t DTHRCTL; /* dev thr 830h*/
  838. __IO uint32_t DIEPEMPMSK; /* dev empty msk 834h*/
  839. __IO uint32_t DEACHINT; /* dedicated EP interrupt 838h*/
  840. __IO uint32_t DEACHMSK; /* dedicated EP msk 83Ch*/
  841. uint32_t Reserved40; /* dedicated EP mask 840h*/
  842. __IO uint32_t DINEP1MSK; /* dedicated EP mask 844h*/
  843. uint32_t Reserved44[15]; /* Reserved 844-87Ch*/
  844. __IO uint32_t DOUTEP1MSK; /* dedicated EP msk 884h*/
  845. }
  846. USB_OTG_DeviceTypeDef;
  847. /**
  848. * @brief __IN_Endpoint-Specific_Register
  849. */
  850. typedef struct
  851. {
  852. __IO uint32_t DIEPCTL; /* dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h*/
  853. uint32_t Reserved04; /* Reserved 900h + (ep_num * 20h) + 04h*/
  854. __IO uint32_t DIEPINT; /* dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h*/
  855. uint32_t Reserved0C; /* Reserved 900h + (ep_num * 20h) + 0Ch*/
  856. __IO uint32_t DIEPTSIZ; /* IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h*/
  857. __IO uint32_t DIEPDMA; /* IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h*/
  858. __IO uint32_t DTXFSTS;/*IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h*/
  859. uint32_t Reserved18; /* Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch*/
  860. }
  861. USB_OTG_INEndpointTypeDef;
  862. /**
  863. * @brief __OUT_Endpoint-Specific_Registers
  864. */
  865. typedef struct
  866. {
  867. __IO uint32_t DOEPCTL; /* dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h*/
  868. uint32_t Reserved04; /* Reserved B00h + (ep_num * 20h) + 04h*/
  869. __IO uint32_t DOEPINT; /* dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h*/
  870. uint32_t Reserved0C; /* Reserved B00h + (ep_num * 20h) + 0Ch*/
  871. __IO uint32_t DOEPTSIZ; /* dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h*/
  872. __IO uint32_t DOEPDMA; /* dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h*/
  873. uint32_t Reserved18[2]; /* Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch*/
  874. }
  875. USB_OTG_OUTEndpointTypeDef;
  876. /**
  877. * @brief __Host_Mode_Register_Structures
  878. */
  879. typedef struct
  880. {
  881. __IO uint32_t HCFG; /* Host Configuration Register 400h*/
  882. __IO uint32_t HFIR; /* Host Frame Interval Register 404h*/
  883. __IO uint32_t HFNUM; /* Host Frame Nbr/Frame Remaining 408h*/
  884. uint32_t Reserved40C; /* Reserved 40Ch*/
  885. __IO uint32_t HPTXSTS; /* Host Periodic Tx FIFO/ Queue Status 410h*/
  886. __IO uint32_t HAINT; /* Host All Channels Interrupt Register 414h*/
  887. __IO uint32_t HAINTMSK; /* Host All Channels Interrupt Mask 418h*/
  888. }
  889. USB_OTG_HostTypeDef;
  890. /**
  891. * @brief __Host_Channel_Specific_Registers
  892. */
  893. typedef struct
  894. {
  895. __IO uint32_t HCCHAR;
  896. __IO uint32_t HCSPLT;
  897. __IO uint32_t HCINT;
  898. __IO uint32_t HCINTMSK;
  899. __IO uint32_t HCTSIZ;
  900. __IO uint32_t HCDMA;
  901. uint32_t Reserved[2];
  902. }
  903. USB_OTG_HostChannelTypeDef;
  904. /**
  905. * @brief Peripheral_memory_map
  906. */
  907. #define FLASH_BASE ((uint32_t)0x08000000) /*!< FLASH(up to 1 MB) base address in the alias region */
  908. #define CCMDATARAM_BASE ((uint32_t)0x10000000) /*!< CCM(core coupled memory) data RAM(64 KB) base address in the alias region */
  909. #define SRAM1_BASE ((uint32_t)0x20000000) /*!< SRAM1(112 KB) base address in the alias region */
  910. #define SRAM2_BASE ((uint32_t)0x2001C000) /*!< SRAM2(16 KB) base address in the alias region */
  911. #define SRAM3_BASE ((uint32_t)0x20020000) /*!< SRAM3(64 KB) base address in the alias region */
  912. #define PERIPH_BASE ((uint32_t)0x40000000) /*!< Peripheral base address in the alias region */
  913. #define BKPSRAM_BASE ((uint32_t)0x40024000) /*!< Backup SRAM(4 KB) base address in the alias region */
  914. #define FSMC_R_BASE ((uint32_t)0xA0000000) /*!< FSMC registers base address */
  915. #define CCMDATARAM_BB_BASE ((uint32_t)0x12000000) /*!< CCM(core coupled memory) data RAM(64 KB) base address in the bit-band region */
  916. #define SRAM1_BB_BASE ((uint32_t)0x22000000) /*!< SRAM1(112 KB) base address in the bit-band region */
  917. #define SRAM2_BB_BASE ((uint32_t)0x2201C000) /*!< SRAM2(16 KB) base address in the bit-band region */
  918. #define SRAM3_BB_BASE ((uint32_t)0x22020000) /*!< SRAM3(64 KB) base address in the bit-band region */
  919. #define PERIPH_BB_BASE ((uint32_t)0x42000000) /*!< Peripheral base address in the bit-band region */
  920. #define BKPSRAM_BB_BASE ((uint32_t)0x42024000) /*!< Backup SRAM(4 KB) base address in the bit-band region */
  921. /* Legacy defines */
  922. #define SRAM_BASE SRAM1_BASE
  923. #define SRAM_BB_BASE SRAM1_BB_BASE
  924. /*!< Peripheral memory map */
  925. #define APB1PERIPH_BASE PERIPH_BASE
  926. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000)
  927. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000)
  928. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000)
  929. /*!< APB1 peripherals */
  930. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000)
  931. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400)
  932. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800)
  933. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00)
  934. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000)
  935. #define TIM7_BASE (APB1PERIPH_BASE + 0x1400)
  936. #define TIM12_BASE (APB1PERIPH_BASE + 0x1800)
  937. #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00)
  938. #define TIM14_BASE (APB1PERIPH_BASE + 0x2000)
  939. #define RTC_BASE (APB1PERIPH_BASE + 0x2800)
  940. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00)
  941. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000)
  942. #define I2S2ext_BASE (APB1PERIPH_BASE + 0x3400)
  943. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800)
  944. #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00)
  945. #define I2S3ext_BASE (APB1PERIPH_BASE + 0x4000)
  946. #define USART2_BASE (APB1PERIPH_BASE + 0x4400)
  947. #define USART3_BASE (APB1PERIPH_BASE + 0x4800)
  948. #define UART4_BASE (APB1PERIPH_BASE + 0x4C00)
  949. #define UART5_BASE (APB1PERIPH_BASE + 0x5000)
  950. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400)
  951. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800)
  952. #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00)
  953. #define CAN1_BASE (APB1PERIPH_BASE + 0x6400)
  954. #define CAN2_BASE (APB1PERIPH_BASE + 0x6800)
  955. #define PWR_BASE (APB1PERIPH_BASE + 0x7000)
  956. #define DAC_BASE (APB1PERIPH_BASE + 0x7400)
  957. /*!< APB2 peripherals */
  958. #define TIM1_BASE (APB2PERIPH_BASE + 0x0000)
  959. #define TIM8_BASE (APB2PERIPH_BASE + 0x0400)
  960. #define USART1_BASE (APB2PERIPH_BASE + 0x1000)
  961. #define USART6_BASE (APB2PERIPH_BASE + 0x1400)
  962. #define ADC1_BASE (APB2PERIPH_BASE + 0x2000)
  963. #define ADC2_BASE (APB2PERIPH_BASE + 0x2100)
  964. #define ADC3_BASE (APB2PERIPH_BASE + 0x2200)
  965. #define ADC_BASE (APB2PERIPH_BASE + 0x2300)
  966. #define SDIO_BASE (APB2PERIPH_BASE + 0x2C00)
  967. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000)
  968. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800)
  969. #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00)
  970. #define TIM9_BASE (APB2PERIPH_BASE + 0x4000)
  971. #define TIM10_BASE (APB2PERIPH_BASE + 0x4400)
  972. #define TIM11_BASE (APB2PERIPH_BASE + 0x4800)
  973. /*!< AHB1 peripherals */
  974. #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000)
  975. #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400)
  976. #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800)
  977. #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00)
  978. #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000)
  979. #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400)
  980. #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800)
  981. #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00)
  982. #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000)
  983. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000)
  984. #define RCC_BASE (AHB1PERIPH_BASE + 0x3800)
  985. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00)
  986. #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000)
  987. #define DMA1_Stream0_BASE (DMA1_BASE + 0x010)
  988. #define DMA1_Stream1_BASE (DMA1_BASE + 0x028)
  989. #define DMA1_Stream2_BASE (DMA1_BASE + 0x040)
  990. #define DMA1_Stream3_BASE (DMA1_BASE + 0x058)
  991. #define DMA1_Stream4_BASE (DMA1_BASE + 0x070)
  992. #define DMA1_Stream5_BASE (DMA1_BASE + 0x088)
  993. #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0)
  994. #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8)
  995. #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400)
  996. #define DMA2_Stream0_BASE (DMA2_BASE + 0x010)
  997. #define DMA2_Stream1_BASE (DMA2_BASE + 0x028)
  998. #define DMA2_Stream2_BASE (DMA2_BASE + 0x040)
  999. #define DMA2_Stream3_BASE (DMA2_BASE + 0x058)
  1000. #define DMA2_Stream4_BASE (DMA2_BASE + 0x070)
  1001. #define DMA2_Stream5_BASE (DMA2_BASE + 0x088)
  1002. #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0)
  1003. #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8)
  1004. #define ETH_BASE (AHB1PERIPH_BASE + 0x8000)
  1005. #define ETH_MAC_BASE (ETH_BASE)
  1006. #define ETH_MMC_BASE (ETH_BASE + 0x0100)
  1007. #define ETH_PTP_BASE (ETH_BASE + 0x0700)
  1008. #define ETH_DMA_BASE (ETH_BASE + 0x1000)
  1009. /*!< AHB2 peripherals */
  1010. #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000)
  1011. #define CRYP_BASE (AHB2PERIPH_BASE + 0x60000)
  1012. #define HASH_BASE (AHB2PERIPH_BASE + 0x60400)
  1013. #define HASH_DIGEST_BASE (AHB2PERIPH_BASE + 0x60710)
  1014. #define RNG_BASE (AHB2PERIPH_BASE + 0x60800)
  1015. /*!< FSMC Bankx registers base address */
  1016. #define FSMC_Bank1_R_BASE (FSMC_R_BASE + 0x0000)
  1017. #define FSMC_Bank1E_R_BASE (FSMC_R_BASE + 0x0104)
  1018. #define FSMC_Bank2_3_R_BASE (FSMC_R_BASE + 0x0060)
  1019. #define FSMC_Bank4_R_BASE (FSMC_R_BASE + 0x00A0)
  1020. /* Debug MCU registers base address */
  1021. #define DBGMCU_BASE ((uint32_t )0xE0042000)
  1022. /*!< USB registers base address */
  1023. #define USB_OTG_HS_PERIPH_BASE ((uint32_t )0x40040000)
  1024. #define USB_OTG_FS_PERIPH_BASE ((uint32_t )0x50000000)
  1025. #define USB_OTG_GLOBAL_BASE ((uint32_t )0x000)
  1026. #define USB_OTG_DEVICE_BASE ((uint32_t )0x800)
  1027. #define USB_OTG_IN_ENDPOINT_BASE ((uint32_t )0x900)
  1028. #define USB_OTG_OUT_ENDPOINT_BASE ((uint32_t )0xB00)
  1029. #define USB_OTG_EP_REG_SIZE ((uint32_t )0x20)
  1030. #define USB_OTG_HOST_BASE ((uint32_t )0x400)
  1031. #define USB_OTG_HOST_PORT_BASE ((uint32_t )0x440)
  1032. #define USB_OTG_HOST_CHANNEL_BASE ((uint32_t )0x500)
  1033. #define USB_OTG_HOST_CHANNEL_SIZE ((uint32_t )0x20)
  1034. #define USB_OTG_PCGCCTL_BASE ((uint32_t )0xE00)
  1035. #define USB_OTG_FIFO_BASE ((uint32_t )0x1000)
  1036. #define USB_OTG_FIFO_SIZE ((uint32_t )0x1000)
  1037. /**
  1038. * @}
  1039. */
  1040. /** @addtogroup Peripheral_declaration
  1041. * @{
  1042. */
  1043. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  1044. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  1045. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  1046. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  1047. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  1048. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  1049. #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
  1050. #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
  1051. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  1052. #define RTC ((RTC_TypeDef *) RTC_BASE)
  1053. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  1054. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  1055. #define I2S2ext ((SPI_TypeDef *) I2S2ext_BASE)
  1056. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  1057. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  1058. #define I2S3ext ((SPI_TypeDef *) I2S3ext_BASE)
  1059. #define USART2 ((USART_TypeDef *) USART2_BASE)
  1060. #define USART3 ((USART_TypeDef *) USART3_BASE)
  1061. #define UART4 ((USART_TypeDef *) UART4_BASE)
  1062. #define UART5 ((USART_TypeDef *) UART5_BASE)
  1063. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  1064. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  1065. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  1066. #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
  1067. #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
  1068. #define PWR ((PWR_TypeDef *) PWR_BASE)
  1069. #define DAC ((DAC_TypeDef *) DAC_BASE)
  1070. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  1071. #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
  1072. #define USART1 ((USART_TypeDef *) USART1_BASE)
  1073. #define USART6 ((USART_TypeDef *) USART6_BASE)
  1074. #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
  1075. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  1076. #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
  1077. #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
  1078. #define SDIO ((SDIO_TypeDef *) SDIO_BASE)
  1079. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  1080. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  1081. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  1082. #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
  1083. #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
  1084. #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
  1085. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  1086. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  1087. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  1088. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  1089. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  1090. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  1091. #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
  1092. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  1093. #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
  1094. #define CRC ((CRC_TypeDef *) CRC_BASE)
  1095. #define RCC ((RCC_TypeDef *) RCC_BASE)
  1096. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  1097. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  1098. #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
  1099. #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
  1100. #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
  1101. #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
  1102. #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
  1103. #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
  1104. #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
  1105. #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
  1106. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  1107. #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
  1108. #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
  1109. #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
  1110. #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
  1111. #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
  1112. #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
  1113. #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
  1114. #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
  1115. #define ETH ((ETH_TypeDef *) ETH_BASE)
  1116. #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
  1117. #define CRYP ((CRYP_TypeDef *) CRYP_BASE)
  1118. #define HASH ((HASH_TypeDef *) HASH_BASE)
  1119. #define HASH_DIGEST ((HASH_DIGEST_TypeDef *) HASH_DIGEST_BASE)
  1120. #define RNG ((RNG_TypeDef *) RNG_BASE)
  1121. #define FSMC_Bank1 ((FSMC_Bank1_TypeDef *) FSMC_Bank1_R_BASE)
  1122. #define FSMC_Bank1E ((FSMC_Bank1E_TypeDef *) FSMC_Bank1E_R_BASE)
  1123. #define FSMC_Bank2_3 ((FSMC_Bank2_3_TypeDef *) FSMC_Bank2_3_R_BASE)
  1124. #define FSMC_Bank4 ((FSMC_Bank4_TypeDef *) FSMC_Bank4_R_BASE)
  1125. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  1126. #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
  1127. #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE)
  1128. /**
  1129. * @}
  1130. */
  1131. /** @addtogroup Exported_constants
  1132. * @{
  1133. */
  1134. /** @addtogroup Peripheral_Registers_Bits_Definition
  1135. * @{
  1136. */
  1137. /******************************************************************************/
  1138. /* Peripheral Registers_Bits_Definition */
  1139. /******************************************************************************/
  1140. /******************************************************************************/
  1141. /* */
  1142. /* Analog to Digital Converter */
  1143. /* */
  1144. /******************************************************************************/
  1145. /******************** Bit definition for ADC_SR register ********************/
  1146. #define ADC_SR_AWD ((uint32_t)0x00000001) /*!<Analog watchdog flag */
  1147. #define ADC_SR_EOC ((uint32_t)0x00000002) /*!<End of conversion */
  1148. #define ADC_SR_JEOC ((uint32_t)0x00000004) /*!<Injected channel end of conversion */
  1149. #define ADC_SR_JSTRT ((uint32_t)0x00000008) /*!<Injected channel Start flag */
  1150. #define ADC_SR_STRT ((uint32_t)0x00000010) /*!<Regular channel Start flag */
  1151. #define ADC_SR_OVR ((uint32_t)0x00000020) /*!<Overrun flag */
  1152. /******************* Bit definition for ADC_CR1 register ********************/
  1153. #define ADC_CR1_AWDCH ((uint32_t)0x0000001F) /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
  1154. #define ADC_CR1_AWDCH_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1155. #define ADC_CR1_AWDCH_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1156. #define ADC_CR1_AWDCH_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1157. #define ADC_CR1_AWDCH_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  1158. #define ADC_CR1_AWDCH_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  1159. #define ADC_CR1_EOCIE ((uint32_t)0x00000020) /*!<Interrupt enable for EOC */
  1160. #define ADC_CR1_AWDIE ((uint32_t)0x00000040) /*!<AAnalog Watchdog interrupt enable */
  1161. #define ADC_CR1_JEOCIE ((uint32_t)0x00000080) /*!<Interrupt enable for injected channels */
  1162. #define ADC_CR1_SCAN ((uint32_t)0x00000100) /*!<Scan mode */
  1163. #define ADC_CR1_AWDSGL ((uint32_t)0x00000200) /*!<Enable the watchdog on a single channel in scan mode */
  1164. #define ADC_CR1_JAUTO ((uint32_t)0x00000400) /*!<Automatic injected group conversion */
  1165. #define ADC_CR1_DISCEN ((uint32_t)0x00000800) /*!<Discontinuous mode on regular channels */
  1166. #define ADC_CR1_JDISCEN ((uint32_t)0x00001000) /*!<Discontinuous mode on injected channels */
  1167. #define ADC_CR1_DISCNUM ((uint32_t)0x0000E000) /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
  1168. #define ADC_CR1_DISCNUM_0 ((uint32_t)0x00002000) /*!<Bit 0 */
  1169. #define ADC_CR1_DISCNUM_1 ((uint32_t)0x00004000) /*!<Bit 1 */
  1170. #define ADC_CR1_DISCNUM_2 ((uint32_t)0x00008000) /*!<Bit 2 */
  1171. #define ADC_CR1_JAWDEN ((uint32_t)0x00400000) /*!<Analog watchdog enable on injected channels */
  1172. #define ADC_CR1_AWDEN ((uint32_t)0x00800000) /*!<Analog watchdog enable on regular channels */
  1173. #define ADC_CR1_RES ((uint32_t)0x03000000) /*!<RES[2:0] bits (Resolution) */
  1174. #define ADC_CR1_RES_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  1175. #define ADC_CR1_RES_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  1176. #define ADC_CR1_OVRIE ((uint32_t)0x04000000) /*!<overrun interrupt enable */
  1177. /******************* Bit definition for ADC_CR2 register ********************/
  1178. #define ADC_CR2_ADON ((uint32_t)0x00000001) /*!<A/D Converter ON / OFF */
  1179. #define ADC_CR2_CONT ((uint32_t)0x00000002) /*!<Continuous Conversion */
  1180. #define ADC_CR2_DMA ((uint32_t)0x00000100) /*!<Direct Memory access mode */
  1181. #define ADC_CR2_DDS ((uint32_t)0x00000200) /*!<DMA disable selection (Single ADC) */
  1182. #define ADC_CR2_EOCS ((uint32_t)0x00000400) /*!<End of conversion selection */
  1183. #define ADC_CR2_ALIGN ((uint32_t)0x00000800) /*!<Data Alignment */
  1184. #define ADC_CR2_JEXTSEL ((uint32_t)0x000F0000) /*!<JEXTSEL[3:0] bits (External event select for injected group) */
  1185. #define ADC_CR2_JEXTSEL_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  1186. #define ADC_CR2_JEXTSEL_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  1187. #define ADC_CR2_JEXTSEL_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  1188. #define ADC_CR2_JEXTSEL_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  1189. #define ADC_CR2_JEXTEN ((uint32_t)0x00300000) /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
  1190. #define ADC_CR2_JEXTEN_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  1191. #define ADC_CR2_JEXTEN_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  1192. #define ADC_CR2_JSWSTART ((uint32_t)0x00400000) /*!<Start Conversion of injected channels */
  1193. #define ADC_CR2_EXTSEL ((uint32_t)0x0F000000) /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
  1194. #define ADC_CR2_EXTSEL_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  1195. #define ADC_CR2_EXTSEL_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  1196. #define ADC_CR2_EXTSEL_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  1197. #define ADC_CR2_EXTSEL_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  1198. #define ADC_CR2_EXTEN ((uint32_t)0x30000000) /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
  1199. #define ADC_CR2_EXTEN_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  1200. #define ADC_CR2_EXTEN_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  1201. #define ADC_CR2_SWSTART ((uint32_t)0x40000000) /*!<Start Conversion of regular channels */
  1202. /****************** Bit definition for ADC_SMPR1 register *******************/
  1203. #define ADC_SMPR1_SMP10 ((uint32_t)0x00000007) /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
  1204. #define ADC_SMPR1_SMP10_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1205. #define ADC_SMPR1_SMP10_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1206. #define ADC_SMPR1_SMP10_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1207. #define ADC_SMPR1_SMP11 ((uint32_t)0x00000038) /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
  1208. #define ADC_SMPR1_SMP11_0 ((uint32_t)0x00000008) /*!<Bit 0 */
  1209. #define ADC_SMPR1_SMP11_1 ((uint32_t)0x00000010) /*!<Bit 1 */
  1210. #define ADC_SMPR1_SMP11_2 ((uint32_t)0x00000020) /*!<Bit 2 */
  1211. #define ADC_SMPR1_SMP12 ((uint32_t)0x000001C0) /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
  1212. #define ADC_SMPR1_SMP12_0 ((uint32_t)0x00000040) /*!<Bit 0 */
  1213. #define ADC_SMPR1_SMP12_1 ((uint32_t)0x00000080) /*!<Bit 1 */
  1214. #define ADC_SMPR1_SMP12_2 ((uint32_t)0x00000100) /*!<Bit 2 */
  1215. #define ADC_SMPR1_SMP13 ((uint32_t)0x00000E00) /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
  1216. #define ADC_SMPR1_SMP13_0 ((uint32_t)0x00000200) /*!<Bit 0 */
  1217. #define ADC_SMPR1_SMP13_1 ((uint32_t)0x00000400) /*!<Bit 1 */
  1218. #define ADC_SMPR1_SMP13_2 ((uint32_t)0x00000800) /*!<Bit 2 */
  1219. #define ADC_SMPR1_SMP14 ((uint32_t)0x00007000) /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
  1220. #define ADC_SMPR1_SMP14_0 ((uint32_t)0x00001000) /*!<Bit 0 */
  1221. #define ADC_SMPR1_SMP14_1 ((uint32_t)0x00002000) /*!<Bit 1 */
  1222. #define ADC_SMPR1_SMP14_2 ((uint32_t)0x00004000) /*!<Bit 2 */
  1223. #define ADC_SMPR1_SMP15 ((uint32_t)0x00038000) /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
  1224. #define ADC_SMPR1_SMP15_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  1225. #define ADC_SMPR1_SMP15_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  1226. #define ADC_SMPR1_SMP15_2 ((uint32_t)0x00020000) /*!<Bit 2 */
  1227. #define ADC_SMPR1_SMP16 ((uint32_t)0x001C0000) /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
  1228. #define ADC_SMPR1_SMP16_0 ((uint32_t)0x00040000) /*!<Bit 0 */
  1229. #define ADC_SMPR1_SMP16_1 ((uint32_t)0x00080000) /*!<Bit 1 */
  1230. #define ADC_SMPR1_SMP16_2 ((uint32_t)0x00100000) /*!<Bit 2 */
  1231. #define ADC_SMPR1_SMP17 ((uint32_t)0x00E00000) /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
  1232. #define ADC_SMPR1_SMP17_0 ((uint32_t)0x00200000) /*!<Bit 0 */
  1233. #define ADC_SMPR1_SMP17_1 ((uint32_t)0x00400000) /*!<Bit 1 */
  1234. #define ADC_SMPR1_SMP17_2 ((uint32_t)0x00800000) /*!<Bit 2 */
  1235. #define ADC_SMPR1_SMP18 ((uint32_t)0x07000000) /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
  1236. #define ADC_SMPR1_SMP18_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  1237. #define ADC_SMPR1_SMP18_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  1238. #define ADC_SMPR1_SMP18_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  1239. /****************** Bit definition for ADC_SMPR2 register *******************/
  1240. #define ADC_SMPR2_SMP0 ((uint32_t)0x00000007) /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
  1241. #define ADC_SMPR2_SMP0_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1242. #define ADC_SMPR2_SMP0_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1243. #define ADC_SMPR2_SMP0_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1244. #define ADC_SMPR2_SMP1 ((uint32_t)0x00000038) /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
  1245. #define ADC_SMPR2_SMP1_0 ((uint32_t)0x00000008) /*!<Bit 0 */
  1246. #define ADC_SMPR2_SMP1_1 ((uint32_t)0x00000010) /*!<Bit 1 */
  1247. #define ADC_SMPR2_SMP1_2 ((uint32_t)0x00000020) /*!<Bit 2 */
  1248. #define ADC_SMPR2_SMP2 ((uint32_t)0x000001C0) /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
  1249. #define ADC_SMPR2_SMP2_0 ((uint32_t)0x00000040) /*!<Bit 0 */
  1250. #define ADC_SMPR2_SMP2_1 ((uint32_t)0x00000080) /*!<Bit 1 */
  1251. #define ADC_SMPR2_SMP2_2 ((uint32_t)0x00000100) /*!<Bit 2 */
  1252. #define ADC_SMPR2_SMP3 ((uint32_t)0x00000E00) /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
  1253. #define ADC_SMPR2_SMP3_0 ((uint32_t)0x00000200) /*!<Bit 0 */
  1254. #define ADC_SMPR2_SMP3_1 ((uint32_t)0x00000400) /*!<Bit 1 */
  1255. #define ADC_SMPR2_SMP3_2 ((uint32_t)0x00000800) /*!<Bit 2 */
  1256. #define ADC_SMPR2_SMP4 ((uint32_t)0x00007000) /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
  1257. #define ADC_SMPR2_SMP4_0 ((uint32_t)0x00001000) /*!<Bit 0 */
  1258. #define ADC_SMPR2_SMP4_1 ((uint32_t)0x00002000) /*!<Bit 1 */
  1259. #define ADC_SMPR2_SMP4_2 ((uint32_t)0x00004000) /*!<Bit 2 */
  1260. #define ADC_SMPR2_SMP5 ((uint32_t)0x00038000) /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
  1261. #define ADC_SMPR2_SMP5_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  1262. #define ADC_SMPR2_SMP5_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  1263. #define ADC_SMPR2_SMP5_2 ((uint32_t)0x00020000) /*!<Bit 2 */
  1264. #define ADC_SMPR2_SMP6 ((uint32_t)0x001C0000) /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
  1265. #define ADC_SMPR2_SMP6_0 ((uint32_t)0x00040000) /*!<Bit 0 */
  1266. #define ADC_SMPR2_SMP6_1 ((uint32_t)0x00080000) /*!<Bit 1 */
  1267. #define ADC_SMPR2_SMP6_2 ((uint32_t)0x00100000) /*!<Bit 2 */
  1268. #define ADC_SMPR2_SMP7 ((uint32_t)0x00E00000) /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
  1269. #define ADC_SMPR2_SMP7_0 ((uint32_t)0x00200000) /*!<Bit 0 */
  1270. #define ADC_SMPR2_SMP7_1 ((uint32_t)0x00400000) /*!<Bit 1 */
  1271. #define ADC_SMPR2_SMP7_2 ((uint32_t)0x00800000) /*!<Bit 2 */
  1272. #define ADC_SMPR2_SMP8 ((uint32_t)0x07000000) /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
  1273. #define ADC_SMPR2_SMP8_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  1274. #define ADC_SMPR2_SMP8_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  1275. #define ADC_SMPR2_SMP8_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  1276. #define ADC_SMPR2_SMP9 ((uint32_t)0x38000000) /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
  1277. #define ADC_SMPR2_SMP9_0 ((uint32_t)0x08000000) /*!<Bit 0 */
  1278. #define ADC_SMPR2_SMP9_1 ((uint32_t)0x10000000) /*!<Bit 1 */
  1279. #define ADC_SMPR2_SMP9_2 ((uint32_t)0x20000000) /*!<Bit 2 */
  1280. /****************** Bit definition for ADC_JOFR1 register *******************/
  1281. #define ADC_JOFR1_JOFFSET1 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 1 */
  1282. /****************** Bit definition for ADC_JOFR2 register *******************/
  1283. #define ADC_JOFR2_JOFFSET2 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 2 */
  1284. /****************** Bit definition for ADC_JOFR3 register *******************/
  1285. #define ADC_JOFR3_JOFFSET3 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 3 */
  1286. /****************** Bit definition for ADC_JOFR4 register *******************/
  1287. #define ADC_JOFR4_JOFFSET4 ((uint32_t)0x0FFF) /*!<Data offset for injected channel 4 */
  1288. /******************* Bit definition for ADC_HTR register ********************/
  1289. #define ADC_HTR_HT ((uint32_t)0x0FFF) /*!<Analog watchdog high threshold */
  1290. /******************* Bit definition for ADC_LTR register ********************/
  1291. #define ADC_LTR_LT ((uint32_t)0x0FFF) /*!<Analog watchdog low threshold */
  1292. /******************* Bit definition for ADC_SQR1 register *******************/
  1293. #define ADC_SQR1_SQ13 ((uint32_t)0x0000001F) /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
  1294. #define ADC_SQR1_SQ13_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1295. #define ADC_SQR1_SQ13_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1296. #define ADC_SQR1_SQ13_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1297. #define ADC_SQR1_SQ13_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  1298. #define ADC_SQR1_SQ13_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  1299. #define ADC_SQR1_SQ14 ((uint32_t)0x000003E0) /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
  1300. #define ADC_SQR1_SQ14_0 ((uint32_t)0x00000020) /*!<Bit 0 */
  1301. #define ADC_SQR1_SQ14_1 ((uint32_t)0x00000040) /*!<Bit 1 */
  1302. #define ADC_SQR1_SQ14_2 ((uint32_t)0x00000080) /*!<Bit 2 */
  1303. #define ADC_SQR1_SQ14_3 ((uint32_t)0x00000100) /*!<Bit 3 */
  1304. #define ADC_SQR1_SQ14_4 ((uint32_t)0x00000200) /*!<Bit 4 */
  1305. #define ADC_SQR1_SQ15 ((uint32_t)0x00007C00) /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
  1306. #define ADC_SQR1_SQ15_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  1307. #define ADC_SQR1_SQ15_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  1308. #define ADC_SQR1_SQ15_2 ((uint32_t)0x00001000) /*!<Bit 2 */
  1309. #define ADC_SQR1_SQ15_3 ((uint32_t)0x00002000) /*!<Bit 3 */
  1310. #define ADC_SQR1_SQ15_4 ((uint32_t)0x00004000) /*!<Bit 4 */
  1311. #define ADC_SQR1_SQ16 ((uint32_t)0x000F8000) /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
  1312. #define ADC_SQR1_SQ16_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  1313. #define ADC_SQR1_SQ16_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  1314. #define ADC_SQR1_SQ16_2 ((uint32_t)0x00020000) /*!<Bit 2 */
  1315. #define ADC_SQR1_SQ16_3 ((uint32_t)0x00040000) /*!<Bit 3 */
  1316. #define ADC_SQR1_SQ16_4 ((uint32_t)0x00080000) /*!<Bit 4 */
  1317. #define ADC_SQR1_L ((uint32_t)0x00F00000) /*!<L[3:0] bits (Regular channel sequence length) */
  1318. #define ADC_SQR1_L_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  1319. #define ADC_SQR1_L_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  1320. #define ADC_SQR1_L_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  1321. #define ADC_SQR1_L_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  1322. /******************* Bit definition for ADC_SQR2 register *******************/
  1323. #define ADC_SQR2_SQ7 ((uint32_t)0x0000001F) /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
  1324. #define ADC_SQR2_SQ7_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1325. #define ADC_SQR2_SQ7_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1326. #define ADC_SQR2_SQ7_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1327. #define ADC_SQR2_SQ7_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  1328. #define ADC_SQR2_SQ7_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  1329. #define ADC_SQR2_SQ8 ((uint32_t)0x000003E0) /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
  1330. #define ADC_SQR2_SQ8_0 ((uint32_t)0x00000020) /*!<Bit 0 */
  1331. #define ADC_SQR2_SQ8_1 ((uint32_t)0x00000040) /*!<Bit 1 */
  1332. #define ADC_SQR2_SQ8_2 ((uint32_t)0x00000080) /*!<Bit 2 */
  1333. #define ADC_SQR2_SQ8_3 ((uint32_t)0x00000100) /*!<Bit 3 */
  1334. #define ADC_SQR2_SQ8_4 ((uint32_t)0x00000200) /*!<Bit 4 */
  1335. #define ADC_SQR2_SQ9 ((uint32_t)0x00007C00) /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
  1336. #define ADC_SQR2_SQ9_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  1337. #define ADC_SQR2_SQ9_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  1338. #define ADC_SQR2_SQ9_2 ((uint32_t)0x00001000) /*!<Bit 2 */
  1339. #define ADC_SQR2_SQ9_3 ((uint32_t)0x00002000) /*!<Bit 3 */
  1340. #define ADC_SQR2_SQ9_4 ((uint32_t)0x00004000) /*!<Bit 4 */
  1341. #define ADC_SQR2_SQ10 ((uint32_t)0x000F8000) /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
  1342. #define ADC_SQR2_SQ10_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  1343. #define ADC_SQR2_SQ10_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  1344. #define ADC_SQR2_SQ10_2 ((uint32_t)0x00020000) /*!<Bit 2 */
  1345. #define ADC_SQR2_SQ10_3 ((uint32_t)0x00040000) /*!<Bit 3 */
  1346. #define ADC_SQR2_SQ10_4 ((uint32_t)0x00080000) /*!<Bit 4 */
  1347. #define ADC_SQR2_SQ11 ((uint32_t)0x01F00000) /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
  1348. #define ADC_SQR2_SQ11_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  1349. #define ADC_SQR2_SQ11_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  1350. #define ADC_SQR2_SQ11_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  1351. #define ADC_SQR2_SQ11_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  1352. #define ADC_SQR2_SQ11_4 ((uint32_t)0x01000000) /*!<Bit 4 */
  1353. #define ADC_SQR2_SQ12 ((uint32_t)0x3E000000) /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
  1354. #define ADC_SQR2_SQ12_0 ((uint32_t)0x02000000) /*!<Bit 0 */
  1355. #define ADC_SQR2_SQ12_1 ((uint32_t)0x04000000) /*!<Bit 1 */
  1356. #define ADC_SQR2_SQ12_2 ((uint32_t)0x08000000) /*!<Bit 2 */
  1357. #define ADC_SQR2_SQ12_3 ((uint32_t)0x10000000) /*!<Bit 3 */
  1358. #define ADC_SQR2_SQ12_4 ((uint32_t)0x20000000) /*!<Bit 4 */
  1359. /******************* Bit definition for ADC_SQR3 register *******************/
  1360. #define ADC_SQR3_SQ1 ((uint32_t)0x0000001F) /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
  1361. #define ADC_SQR3_SQ1_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1362. #define ADC_SQR3_SQ1_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1363. #define ADC_SQR3_SQ1_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1364. #define ADC_SQR3_SQ1_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  1365. #define ADC_SQR3_SQ1_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  1366. #define ADC_SQR3_SQ2 ((uint32_t)0x000003E0) /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
  1367. #define ADC_SQR3_SQ2_0 ((uint32_t)0x00000020) /*!<Bit 0 */
  1368. #define ADC_SQR3_SQ2_1 ((uint32_t)0x00000040) /*!<Bit 1 */
  1369. #define ADC_SQR3_SQ2_2 ((uint32_t)0x00000080) /*!<Bit 2 */
  1370. #define ADC_SQR3_SQ2_3 ((uint32_t)0x00000100) /*!<Bit 3 */
  1371. #define ADC_SQR3_SQ2_4 ((uint32_t)0x00000200) /*!<Bit 4 */
  1372. #define ADC_SQR3_SQ3 ((uint32_t)0x00007C00) /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
  1373. #define ADC_SQR3_SQ3_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  1374. #define ADC_SQR3_SQ3_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  1375. #define ADC_SQR3_SQ3_2 ((uint32_t)0x00001000) /*!<Bit 2 */
  1376. #define ADC_SQR3_SQ3_3 ((uint32_t)0x00002000) /*!<Bit 3 */
  1377. #define ADC_SQR3_SQ3_4 ((uint32_t)0x00004000) /*!<Bit 4 */
  1378. #define ADC_SQR3_SQ4 ((uint32_t)0x000F8000) /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
  1379. #define ADC_SQR3_SQ4_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  1380. #define ADC_SQR3_SQ4_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  1381. #define ADC_SQR3_SQ4_2 ((uint32_t)0x00020000) /*!<Bit 2 */
  1382. #define ADC_SQR3_SQ4_3 ((uint32_t)0x00040000) /*!<Bit 3 */
  1383. #define ADC_SQR3_SQ4_4 ((uint32_t)0x00080000) /*!<Bit 4 */
  1384. #define ADC_SQR3_SQ5 ((uint32_t)0x01F00000) /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
  1385. #define ADC_SQR3_SQ5_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  1386. #define ADC_SQR3_SQ5_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  1387. #define ADC_SQR3_SQ5_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  1388. #define ADC_SQR3_SQ5_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  1389. #define ADC_SQR3_SQ5_4 ((uint32_t)0x01000000) /*!<Bit 4 */
  1390. #define ADC_SQR3_SQ6 ((uint32_t)0x3E000000) /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
  1391. #define ADC_SQR3_SQ6_0 ((uint32_t)0x02000000) /*!<Bit 0 */
  1392. #define ADC_SQR3_SQ6_1 ((uint32_t)0x04000000) /*!<Bit 1 */
  1393. #define ADC_SQR3_SQ6_2 ((uint32_t)0x08000000) /*!<Bit 2 */
  1394. #define ADC_SQR3_SQ6_3 ((uint32_t)0x10000000) /*!<Bit 3 */
  1395. #define ADC_SQR3_SQ6_4 ((uint32_t)0x20000000) /*!<Bit 4 */
  1396. /******************* Bit definition for ADC_JSQR register *******************/
  1397. #define ADC_JSQR_JSQ1 ((uint32_t)0x0000001F) /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
  1398. #define ADC_JSQR_JSQ1_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1399. #define ADC_JSQR_JSQ1_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1400. #define ADC_JSQR_JSQ1_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1401. #define ADC_JSQR_JSQ1_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  1402. #define ADC_JSQR_JSQ1_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  1403. #define ADC_JSQR_JSQ2 ((uint32_t)0x000003E0) /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
  1404. #define ADC_JSQR_JSQ2_0 ((uint32_t)0x00000020) /*!<Bit 0 */
  1405. #define ADC_JSQR_JSQ2_1 ((uint32_t)0x00000040) /*!<Bit 1 */
  1406. #define ADC_JSQR_JSQ2_2 ((uint32_t)0x00000080) /*!<Bit 2 */
  1407. #define ADC_JSQR_JSQ2_3 ((uint32_t)0x00000100) /*!<Bit 3 */
  1408. #define ADC_JSQR_JSQ2_4 ((uint32_t)0x00000200) /*!<Bit 4 */
  1409. #define ADC_JSQR_JSQ3 ((uint32_t)0x00007C00) /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
  1410. #define ADC_JSQR_JSQ3_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  1411. #define ADC_JSQR_JSQ3_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  1412. #define ADC_JSQR_JSQ3_2 ((uint32_t)0x00001000) /*!<Bit 2 */
  1413. #define ADC_JSQR_JSQ3_3 ((uint32_t)0x00002000) /*!<Bit 3 */
  1414. #define ADC_JSQR_JSQ3_4 ((uint32_t)0x00004000) /*!<Bit 4 */
  1415. #define ADC_JSQR_JSQ4 ((uint32_t)0x000F8000) /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
  1416. #define ADC_JSQR_JSQ4_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  1417. #define ADC_JSQR_JSQ4_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  1418. #define ADC_JSQR_JSQ4_2 ((uint32_t)0x00020000) /*!<Bit 2 */
  1419. #define ADC_JSQR_JSQ4_3 ((uint32_t)0x00040000) /*!<Bit 3 */
  1420. #define ADC_JSQR_JSQ4_4 ((uint32_t)0x00080000) /*!<Bit 4 */
  1421. #define ADC_JSQR_JL ((uint32_t)0x00300000) /*!<JL[1:0] bits (Injected Sequence length) */
  1422. #define ADC_JSQR_JL_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  1423. #define ADC_JSQR_JL_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  1424. /******************* Bit definition for ADC_JDR1 register *******************/
  1425. #define ADC_JDR1_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
  1426. /******************* Bit definition for ADC_JDR2 register *******************/
  1427. #define ADC_JDR2_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
  1428. /******************* Bit definition for ADC_JDR3 register *******************/
  1429. #define ADC_JDR3_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
  1430. /******************* Bit definition for ADC_JDR4 register *******************/
  1431. #define ADC_JDR4_JDATA ((uint32_t)0xFFFF) /*!<Injected data */
  1432. /******************** Bit definition for ADC_DR register ********************/
  1433. #define ADC_DR_DATA ((uint32_t)0x0000FFFF) /*!<Regular data */
  1434. #define ADC_DR_ADC2DATA ((uint32_t)0xFFFF0000) /*!<ADC2 data */
  1435. /******************* Bit definition for ADC_CSR register ********************/
  1436. #define ADC_CSR_AWD1 ((uint32_t)0x00000001) /*!<ADC1 Analog watchdog flag */
  1437. #define ADC_CSR_EOC1 ((uint32_t)0x00000002) /*!<ADC1 End of conversion */
  1438. #define ADC_CSR_JEOC1 ((uint32_t)0x00000004) /*!<ADC1 Injected channel end of conversion */
  1439. #define ADC_CSR_JSTRT1 ((uint32_t)0x00000008) /*!<ADC1 Injected channel Start flag */
  1440. #define ADC_CSR_STRT1 ((uint32_t)0x00000010) /*!<ADC1 Regular channel Start flag */
  1441. #define ADC_CSR_DOVR1 ((uint32_t)0x00000020) /*!<ADC1 DMA overrun flag */
  1442. #define ADC_CSR_AWD2 ((uint32_t)0x00000100) /*!<ADC2 Analog watchdog flag */
  1443. #define ADC_CSR_EOC2 ((uint32_t)0x00000200) /*!<ADC2 End of conversion */
  1444. #define ADC_CSR_JEOC2 ((uint32_t)0x00000400) /*!<ADC2 Injected channel end of conversion */
  1445. #define ADC_CSR_JSTRT2 ((uint32_t)0x00000800) /*!<ADC2 Injected channel Start flag */
  1446. #define ADC_CSR_STRT2 ((uint32_t)0x00001000) /*!<ADC2 Regular channel Start flag */
  1447. #define ADC_CSR_DOVR2 ((uint32_t)0x00002000) /*!<ADC2 DMA overrun flag */
  1448. #define ADC_CSR_AWD3 ((uint32_t)0x00010000) /*!<ADC3 Analog watchdog flag */
  1449. #define ADC_CSR_EOC3 ((uint32_t)0x00020000) /*!<ADC3 End of conversion */
  1450. #define ADC_CSR_JEOC3 ((uint32_t)0x00040000) /*!<ADC3 Injected channel end of conversion */
  1451. #define ADC_CSR_JSTRT3 ((uint32_t)0x00080000) /*!<ADC3 Injected channel Start flag */
  1452. #define ADC_CSR_STRT3 ((uint32_t)0x00100000) /*!<ADC3 Regular channel Start flag */
  1453. #define ADC_CSR_DOVR3 ((uint32_t)0x00200000) /*!<ADC3 DMA overrun flag */
  1454. /******************* Bit definition for ADC_CCR register ********************/
  1455. #define ADC_CCR_MULTI ((uint32_t)0x0000001F) /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
  1456. #define ADC_CCR_MULTI_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  1457. #define ADC_CCR_MULTI_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  1458. #define ADC_CCR_MULTI_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  1459. #define ADC_CCR_MULTI_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  1460. #define ADC_CCR_MULTI_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  1461. #define ADC_CCR_DELAY ((uint32_t)0x00000F00) /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
  1462. #define ADC_CCR_DELAY_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  1463. #define ADC_CCR_DELAY_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  1464. #define ADC_CCR_DELAY_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  1465. #define ADC_CCR_DELAY_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  1466. #define ADC_CCR_DDS ((uint32_t)0x00002000) /*!<DMA disable selection (Multi-ADC mode) */
  1467. #define ADC_CCR_DMA ((uint32_t)0x0000C000) /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
  1468. #define ADC_CCR_DMA_0 ((uint32_t)0x00004000) /*!<Bit 0 */
  1469. #define ADC_CCR_DMA_1 ((uint32_t)0x00008000) /*!<Bit 1 */
  1470. #define ADC_CCR_ADCPRE ((uint32_t)0x00030000) /*!<ADCPRE[1:0] bits (ADC prescaler) */
  1471. #define ADC_CCR_ADCPRE_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  1472. #define ADC_CCR_ADCPRE_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  1473. #define ADC_CCR_VBATE ((uint32_t)0x00400000) /*!<VBAT Enable */
  1474. #define ADC_CCR_TSVREFE ((uint32_t)0x00800000) /*!<Temperature Sensor and VREFINT Enable */
  1475. /******************* Bit definition for ADC_CDR register ********************/
  1476. #define ADC_CDR_DATA1 ((uint32_t)0x0000FFFF) /*!<1st data of a pair of regular conversions */
  1477. #define ADC_CDR_DATA2 ((uint32_t)0xFFFF0000) /*!<2nd data of a pair of regular conversions */
  1478. /******************************************************************************/
  1479. /* */
  1480. /* Controller Area Network */
  1481. /* */
  1482. /******************************************************************************/
  1483. /*!<CAN control and status registers */
  1484. /******************* Bit definition for CAN_MCR register ********************/
  1485. #define CAN_MCR_INRQ ((uint32_t)0x00000001) /*!<Initialization Request */
  1486. #define CAN_MCR_SLEEP ((uint32_t)0x00000002) /*!<Sleep Mode Request */
  1487. #define CAN_MCR_TXFP ((uint32_t)0x00000004) /*!<Transmit FIFO Priority */
  1488. #define CAN_MCR_RFLM ((uint32_t)0x00000008) /*!<Receive FIFO Locked Mode */
  1489. #define CAN_MCR_NART ((uint32_t)0x00000010) /*!<No Automatic Retransmission */
  1490. #define CAN_MCR_AWUM ((uint32_t)0x00000020) /*!<Automatic Wakeup Mode */
  1491. #define CAN_MCR_ABOM ((uint32_t)0x00000040) /*!<Automatic Bus-Off Management */
  1492. #define CAN_MCR_TTCM ((uint32_t)0x00000080) /*!<Time Triggered Communication Mode */
  1493. #define CAN_MCR_RESET ((uint32_t)0x00008000) /*!<bxCAN software master reset */
  1494. #define CAN_MCR_DBF ((uint32_t)0x00010000) /*!<bxCAN Debug freeze */
  1495. /******************* Bit definition for CAN_MSR register ********************/
  1496. #define CAN_MSR_INAK ((uint32_t)0x0001) /*!<Initialization Acknowledge */
  1497. #define CAN_MSR_SLAK ((uint32_t)0x0002) /*!<Sleep Acknowledge */
  1498. #define CAN_MSR_ERRI ((uint32_t)0x0004) /*!<Error Interrupt */
  1499. #define CAN_MSR_WKUI ((uint32_t)0x0008) /*!<Wakeup Interrupt */
  1500. #define CAN_MSR_SLAKI ((uint32_t)0x0010) /*!<Sleep Acknowledge Interrupt */
  1501. #define CAN_MSR_TXM ((uint32_t)0x0100) /*!<Transmit Mode */
  1502. #define CAN_MSR_RXM ((uint32_t)0x0200) /*!<Receive Mode */
  1503. #define CAN_MSR_SAMP ((uint32_t)0x0400) /*!<Last Sample Point */
  1504. #define CAN_MSR_RX ((uint32_t)0x0800) /*!<CAN Rx Signal */
  1505. /******************* Bit definition for CAN_TSR register ********************/
  1506. #define CAN_TSR_RQCP0 ((uint32_t)0x00000001) /*!<Request Completed Mailbox0 */
  1507. #define CAN_TSR_TXOK0 ((uint32_t)0x00000002) /*!<Transmission OK of Mailbox0 */
  1508. #define CAN_TSR_ALST0 ((uint32_t)0x00000004) /*!<Arbitration Lost for Mailbox0 */
  1509. #define CAN_TSR_TERR0 ((uint32_t)0x00000008) /*!<Transmission Error of Mailbox0 */
  1510. #define CAN_TSR_ABRQ0 ((uint32_t)0x00000080) /*!<Abort Request for Mailbox0 */
  1511. #define CAN_TSR_RQCP1 ((uint32_t)0x00000100) /*!<Request Completed Mailbox1 */
  1512. #define CAN_TSR_TXOK1 ((uint32_t)0x00000200) /*!<Transmission OK of Mailbox1 */
  1513. #define CAN_TSR_ALST1 ((uint32_t)0x00000400) /*!<Arbitration Lost for Mailbox1 */
  1514. #define CAN_TSR_TERR1 ((uint32_t)0x00000800) /*!<Transmission Error of Mailbox1 */
  1515. #define CAN_TSR_ABRQ1 ((uint32_t)0x00008000) /*!<Abort Request for Mailbox 1 */
  1516. #define CAN_TSR_RQCP2 ((uint32_t)0x00010000) /*!<Request Completed Mailbox2 */
  1517. #define CAN_TSR_TXOK2 ((uint32_t)0x00020000) /*!<Transmission OK of Mailbox 2 */
  1518. #define CAN_TSR_ALST2 ((uint32_t)0x00040000) /*!<Arbitration Lost for mailbox 2 */
  1519. #define CAN_TSR_TERR2 ((uint32_t)0x00080000) /*!<Transmission Error of Mailbox 2 */
  1520. #define CAN_TSR_ABRQ2 ((uint32_t)0x00800000) /*!<Abort Request for Mailbox 2 */
  1521. #define CAN_TSR_CODE ((uint32_t)0x03000000) /*!<Mailbox Code */
  1522. #define CAN_TSR_TME ((uint32_t)0x1C000000) /*!<TME[2:0] bits */
  1523. #define CAN_TSR_TME0 ((uint32_t)0x04000000) /*!<Transmit Mailbox 0 Empty */
  1524. #define CAN_TSR_TME1 ((uint32_t)0x08000000) /*!<Transmit Mailbox 1 Empty */
  1525. #define CAN_TSR_TME2 ((uint32_t)0x10000000) /*!<Transmit Mailbox 2 Empty */
  1526. #define CAN_TSR_LOW ((uint32_t)0xE0000000) /*!<LOW[2:0] bits */
  1527. #define CAN_TSR_LOW0 ((uint32_t)0x20000000) /*!<Lowest Priority Flag for Mailbox 0 */
  1528. #define CAN_TSR_LOW1 ((uint32_t)0x40000000) /*!<Lowest Priority Flag for Mailbox 1 */
  1529. #define CAN_TSR_LOW2 ((uint32_t)0x80000000) /*!<Lowest Priority Flag for Mailbox 2 */
  1530. /******************* Bit definition for CAN_RF0R register *******************/
  1531. #define CAN_RF0R_FMP0 ((uint32_t)0x03) /*!<FIFO 0 Message Pending */
  1532. #define CAN_RF0R_FULL0 ((uint32_t)0x08) /*!<FIFO 0 Full */
  1533. #define CAN_RF0R_FOVR0 ((uint32_t)0x10) /*!<FIFO 0 Overrun */
  1534. #define CAN_RF0R_RFOM0 ((uint32_t)0x20) /*!<Release FIFO 0 Output Mailbox */
  1535. /******************* Bit definition for CAN_RF1R register *******************/
  1536. #define CAN_RF1R_FMP1 ((uint32_t)0x03) /*!<FIFO 1 Message Pending */
  1537. #define CAN_RF1R_FULL1 ((uint32_t)0x08) /*!<FIFO 1 Full */
  1538. #define CAN_RF1R_FOVR1 ((uint32_t)0x10) /*!<FIFO 1 Overrun */
  1539. #define CAN_RF1R_RFOM1 ((uint32_t)0x20) /*!<Release FIFO 1 Output Mailbox */
  1540. /******************** Bit definition for CAN_IER register *******************/
  1541. #define CAN_IER_TMEIE ((uint32_t)0x00000001) /*!<Transmit Mailbox Empty Interrupt Enable */
  1542. #define CAN_IER_FMPIE0 ((uint32_t)0x00000002) /*!<FIFO Message Pending Interrupt Enable */
  1543. #define CAN_IER_FFIE0 ((uint32_t)0x00000004) /*!<FIFO Full Interrupt Enable */
  1544. #define CAN_IER_FOVIE0 ((uint32_t)0x00000008) /*!<FIFO Overrun Interrupt Enable */
  1545. #define CAN_IER_FMPIE1 ((uint32_t)0x00000010) /*!<FIFO Message Pending Interrupt Enable */
  1546. #define CAN_IER_FFIE1 ((uint32_t)0x00000020) /*!<FIFO Full Interrupt Enable */
  1547. #define CAN_IER_FOVIE1 ((uint32_t)0x00000040) /*!<FIFO Overrun Interrupt Enable */
  1548. #define CAN_IER_EWGIE ((uint32_t)0x00000100) /*!<Error Warning Interrupt Enable */
  1549. #define CAN_IER_EPVIE ((uint32_t)0x00000200) /*!<Error Passive Interrupt Enable */
  1550. #define CAN_IER_BOFIE ((uint32_t)0x00000400) /*!<Bus-Off Interrupt Enable */
  1551. #define CAN_IER_LECIE ((uint32_t)0x00000800) /*!<Last Error Code Interrupt Enable */
  1552. #define CAN_IER_ERRIE ((uint32_t)0x00008000) /*!<Error Interrupt Enable */
  1553. #define CAN_IER_WKUIE ((uint32_t)0x00010000) /*!<Wakeup Interrupt Enable */
  1554. #define CAN_IER_SLKIE ((uint32_t)0x00020000) /*!<Sleep Interrupt Enable */
  1555. #define CAN_IER_EWGIE ((uint32_t)0x00000100) /*!<Error warning interrupt enable */
  1556. #define CAN_IER_EPVIE ((uint32_t)0x00000200) /*!<Error passive interrupt enable */
  1557. #define CAN_IER_BOFIE ((uint32_t)0x00000400) /*!<Bus-off interrupt enable */
  1558. #define CAN_IER_LECIE ((uint32_t)0x00000800) /*!<Last error code interrupt enable */
  1559. #define CAN_IER_ERRIE ((uint32_t)0x00008000) /*!<Error interrupt enable */
  1560. /******************** Bit definition for CAN_ESR register *******************/
  1561. #define CAN_ESR_EWGF ((uint32_t)0x00000001) /*!<Error Warning Flag */
  1562. #define CAN_ESR_EPVF ((uint32_t)0x00000002) /*!<Error Passive Flag */
  1563. #define CAN_ESR_BOFF ((uint32_t)0x00000004) /*!<Bus-Off Flag */
  1564. #define CAN_ESR_LEC ((uint32_t)0x00000070) /*!<LEC[2:0] bits (Last Error Code) */
  1565. #define CAN_ESR_LEC_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  1566. #define CAN_ESR_LEC_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  1567. #define CAN_ESR_LEC_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  1568. #define CAN_ESR_TEC ((uint32_t)0x00FF0000) /*!<Least significant byte of the 9-bit Transmit Error Counter */
  1569. #define CAN_ESR_REC ((uint32_t)0xFF000000) /*!<Receive Error Counter */
  1570. /******************* Bit definition for CAN_BTR register ********************/
  1571. #define CAN_BTR_BRP ((uint32_t)0x000003FF) /*!<Baud Rate Prescaler */
  1572. #define CAN_BTR_TS1 ((uint32_t)0x000F0000) /*!<Time Segment 1 */
  1573. #define CAN_BTR_TS1_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  1574. #define CAN_BTR_TS1_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  1575. #define CAN_BTR_TS1_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  1576. #define CAN_BTR_TS1_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  1577. #define CAN_BTR_TS2 ((uint32_t)0x00700000) /*!<Time Segment 2 */
  1578. #define CAN_BTR_TS2_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  1579. #define CAN_BTR_TS2_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  1580. #define CAN_BTR_TS2_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  1581. #define CAN_BTR_SJW ((uint32_t)0x03000000) /*!<Resynchronization Jump Width */
  1582. #define CAN_BTR_SJW_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  1583. #define CAN_BTR_SJW_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  1584. #define CAN_BTR_LBKM ((uint32_t)0x40000000) /*!<Loop Back Mode (Debug) */
  1585. #define CAN_BTR_SILM ((uint32_t)0x80000000) /*!<Silent Mode */
  1586. /*!<Mailbox registers */
  1587. /****************** Bit definition for CAN_TI0R register ********************/
  1588. #define CAN_TI0R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
  1589. #define CAN_TI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
  1590. #define CAN_TI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
  1591. #define CAN_TI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
  1592. #define CAN_TI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
  1593. /****************** Bit definition for CAN_TDT0R register *******************/
  1594. #define CAN_TDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
  1595. #define CAN_TDT0R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
  1596. #define CAN_TDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
  1597. /****************** Bit definition for CAN_TDL0R register *******************/
  1598. #define CAN_TDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
  1599. #define CAN_TDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
  1600. #define CAN_TDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
  1601. #define CAN_TDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
  1602. /****************** Bit definition for CAN_TDH0R register *******************/
  1603. #define CAN_TDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
  1604. #define CAN_TDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
  1605. #define CAN_TDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
  1606. #define CAN_TDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
  1607. /******************* Bit definition for CAN_TI1R register *******************/
  1608. #define CAN_TI1R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
  1609. #define CAN_TI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
  1610. #define CAN_TI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
  1611. #define CAN_TI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
  1612. #define CAN_TI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
  1613. /******************* Bit definition for CAN_TDT1R register ******************/
  1614. #define CAN_TDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
  1615. #define CAN_TDT1R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
  1616. #define CAN_TDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
  1617. /******************* Bit definition for CAN_TDL1R register ******************/
  1618. #define CAN_TDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
  1619. #define CAN_TDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
  1620. #define CAN_TDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
  1621. #define CAN_TDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
  1622. /******************* Bit definition for CAN_TDH1R register ******************/
  1623. #define CAN_TDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
  1624. #define CAN_TDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
  1625. #define CAN_TDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
  1626. #define CAN_TDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
  1627. /******************* Bit definition for CAN_TI2R register *******************/
  1628. #define CAN_TI2R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */
  1629. #define CAN_TI2R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
  1630. #define CAN_TI2R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
  1631. #define CAN_TI2R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */
  1632. #define CAN_TI2R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
  1633. /******************* Bit definition for CAN_TDT2R register ******************/
  1634. #define CAN_TDT2R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
  1635. #define CAN_TDT2R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */
  1636. #define CAN_TDT2R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
  1637. /******************* Bit definition for CAN_TDL2R register ******************/
  1638. #define CAN_TDL2R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
  1639. #define CAN_TDL2R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
  1640. #define CAN_TDL2R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
  1641. #define CAN_TDL2R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
  1642. /******************* Bit definition for CAN_TDH2R register ******************/
  1643. #define CAN_TDH2R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
  1644. #define CAN_TDH2R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
  1645. #define CAN_TDH2R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
  1646. #define CAN_TDH2R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
  1647. /******************* Bit definition for CAN_RI0R register *******************/
  1648. #define CAN_RI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
  1649. #define CAN_RI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
  1650. #define CAN_RI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */
  1651. #define CAN_RI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
  1652. /******************* Bit definition for CAN_RDT0R register ******************/
  1653. #define CAN_RDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
  1654. #define CAN_RDT0R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */
  1655. #define CAN_RDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
  1656. /******************* Bit definition for CAN_RDL0R register ******************/
  1657. #define CAN_RDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
  1658. #define CAN_RDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
  1659. #define CAN_RDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
  1660. #define CAN_RDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
  1661. /******************* Bit definition for CAN_RDH0R register ******************/
  1662. #define CAN_RDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
  1663. #define CAN_RDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
  1664. #define CAN_RDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
  1665. #define CAN_RDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
  1666. /******************* Bit definition for CAN_RI1R register *******************/
  1667. #define CAN_RI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */
  1668. #define CAN_RI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */
  1669. #define CAN_RI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */
  1670. #define CAN_RI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */
  1671. /******************* Bit definition for CAN_RDT1R register ******************/
  1672. #define CAN_RDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */
  1673. #define CAN_RDT1R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */
  1674. #define CAN_RDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */
  1675. /******************* Bit definition for CAN_RDL1R register ******************/
  1676. #define CAN_RDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */
  1677. #define CAN_RDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */
  1678. #define CAN_RDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */
  1679. #define CAN_RDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */
  1680. /******************* Bit definition for CAN_RDH1R register ******************/
  1681. #define CAN_RDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */
  1682. #define CAN_RDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */
  1683. #define CAN_RDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */
  1684. #define CAN_RDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */
  1685. /*!<CAN filter registers */
  1686. /******************* Bit definition for CAN_FMR register ********************/
  1687. #define CAN_FMR_FINIT ((uint32_t)0x01) /*!<Filter Init Mode */
  1688. #define CAN_FMR_CAN2SB ((uint32_t)0x00003F00) /*!<CAN2 start bank */
  1689. /******************* Bit definition for CAN_FM1R register *******************/
  1690. #define CAN_FM1R_FBM ((uint32_t)0x3FFF) /*!<Filter Mode */
  1691. #define CAN_FM1R_FBM0 ((uint32_t)0x0001) /*!<Filter Init Mode bit 0 */
  1692. #define CAN_FM1R_FBM1 ((uint32_t)0x0002) /*!<Filter Init Mode bit 1 */
  1693. #define CAN_FM1R_FBM2 ((uint32_t)0x0004) /*!<Filter Init Mode bit 2 */
  1694. #define CAN_FM1R_FBM3 ((uint32_t)0x0008) /*!<Filter Init Mode bit 3 */
  1695. #define CAN_FM1R_FBM4 ((uint32_t)0x0010) /*!<Filter Init Mode bit 4 */
  1696. #define CAN_FM1R_FBM5 ((uint32_t)0x0020) /*!<Filter Init Mode bit 5 */
  1697. #define CAN_FM1R_FBM6 ((uint32_t)0x0040) /*!<Filter Init Mode bit 6 */
  1698. #define CAN_FM1R_FBM7 ((uint32_t)0x0080) /*!<Filter Init Mode bit 7 */
  1699. #define CAN_FM1R_FBM8 ((uint32_t)0x0100) /*!<Filter Init Mode bit 8 */
  1700. #define CAN_FM1R_FBM9 ((uint32_t)0x0200) /*!<Filter Init Mode bit 9 */
  1701. #define CAN_FM1R_FBM10 ((uint32_t)0x0400) /*!<Filter Init Mode bit 10 */
  1702. #define CAN_FM1R_FBM11 ((uint32_t)0x0800) /*!<Filter Init Mode bit 11 */
  1703. #define CAN_FM1R_FBM12 ((uint32_t)0x1000) /*!<Filter Init Mode bit 12 */
  1704. #define CAN_FM1R_FBM13 ((uint32_t)0x2000) /*!<Filter Init Mode bit 13 */
  1705. /******************* Bit definition for CAN_FS1R register *******************/
  1706. #define CAN_FS1R_FSC ((uint32_t)0x3FFF) /*!<Filter Scale Configuration */
  1707. #define CAN_FS1R_FSC0 ((uint32_t)0x0001) /*!<Filter Scale Configuration bit 0 */
  1708. #define CAN_FS1R_FSC1 ((uint32_t)0x0002) /*!<Filter Scale Configuration bit 1 */
  1709. #define CAN_FS1R_FSC2 ((uint32_t)0x0004) /*!<Filter Scale Configuration bit 2 */
  1710. #define CAN_FS1R_FSC3 ((uint32_t)0x0008) /*!<Filter Scale Configuration bit 3 */
  1711. #define CAN_FS1R_FSC4 ((uint32_t)0x0010) /*!<Filter Scale Configuration bit 4 */
  1712. #define CAN_FS1R_FSC5 ((uint32_t)0x0020) /*!<Filter Scale Configuration bit 5 */
  1713. #define CAN_FS1R_FSC6 ((uint32_t)0x0040) /*!<Filter Scale Configuration bit 6 */
  1714. #define CAN_FS1R_FSC7 ((uint32_t)0x0080) /*!<Filter Scale Configuration bit 7 */
  1715. #define CAN_FS1R_FSC8 ((uint32_t)0x0100) /*!<Filter Scale Configuration bit 8 */
  1716. #define CAN_FS1R_FSC9 ((uint32_t)0x0200) /*!<Filter Scale Configuration bit 9 */
  1717. #define CAN_FS1R_FSC10 ((uint32_t)0x0400) /*!<Filter Scale Configuration bit 10 */
  1718. #define CAN_FS1R_FSC11 ((uint32_t)0x0800) /*!<Filter Scale Configuration bit 11 */
  1719. #define CAN_FS1R_FSC12 ((uint32_t)0x1000) /*!<Filter Scale Configuration bit 12 */
  1720. #define CAN_FS1R_FSC13 ((uint32_t)0x2000) /*!<Filter Scale Configuration bit 13 */
  1721. /****************** Bit definition for CAN_FFA1R register *******************/
  1722. #define CAN_FFA1R_FFA ((uint32_t)0x3FFF) /*!<Filter FIFO Assignment */
  1723. #define CAN_FFA1R_FFA0 ((uint32_t)0x0001) /*!<Filter FIFO Assignment for Filter 0 */
  1724. #define CAN_FFA1R_FFA1 ((uint32_t)0x0002) /*!<Filter FIFO Assignment for Filter 1 */
  1725. #define CAN_FFA1R_FFA2 ((uint32_t)0x0004) /*!<Filter FIFO Assignment for Filter 2 */
  1726. #define CAN_FFA1R_FFA3 ((uint32_t)0x0008) /*!<Filter FIFO Assignment for Filter 3 */
  1727. #define CAN_FFA1R_FFA4 ((uint32_t)0x0010) /*!<Filter FIFO Assignment for Filter 4 */
  1728. #define CAN_FFA1R_FFA5 ((uint32_t)0x0020) /*!<Filter FIFO Assignment for Filter 5 */
  1729. #define CAN_FFA1R_FFA6 ((uint32_t)0x0040) /*!<Filter FIFO Assignment for Filter 6 */
  1730. #define CAN_FFA1R_FFA7 ((uint32_t)0x0080) /*!<Filter FIFO Assignment for Filter 7 */
  1731. #define CAN_FFA1R_FFA8 ((uint32_t)0x0100) /*!<Filter FIFO Assignment for Filter 8 */
  1732. #define CAN_FFA1R_FFA9 ((uint32_t)0x0200) /*!<Filter FIFO Assignment for Filter 9 */
  1733. #define CAN_FFA1R_FFA10 ((uint32_t)0x0400) /*!<Filter FIFO Assignment for Filter 10 */
  1734. #define CAN_FFA1R_FFA11 ((uint32_t)0x0800) /*!<Filter FIFO Assignment for Filter 11 */
  1735. #define CAN_FFA1R_FFA12 ((uint32_t)0x1000) /*!<Filter FIFO Assignment for Filter 12 */
  1736. #define CAN_FFA1R_FFA13 ((uint32_t)0x2000) /*!<Filter FIFO Assignment for Filter 13 */
  1737. /******************* Bit definition for CAN_FA1R register *******************/
  1738. #define CAN_FA1R_FACT ((uint32_t)0x3FFF) /*!<Filter Active */
  1739. #define CAN_FA1R_FACT0 ((uint32_t)0x0001) /*!<Filter 0 Active */
  1740. #define CAN_FA1R_FACT1 ((uint32_t)0x0002) /*!<Filter 1 Active */
  1741. #define CAN_FA1R_FACT2 ((uint32_t)0x0004) /*!<Filter 2 Active */
  1742. #define CAN_FA1R_FACT3 ((uint32_t)0x0008) /*!<Filter 3 Active */
  1743. #define CAN_FA1R_FACT4 ((uint32_t)0x0010) /*!<Filter 4 Active */
  1744. #define CAN_FA1R_FACT5 ((uint32_t)0x0020) /*!<Filter 5 Active */
  1745. #define CAN_FA1R_FACT6 ((uint32_t)0x0040) /*!<Filter 6 Active */
  1746. #define CAN_FA1R_FACT7 ((uint32_t)0x0080) /*!<Filter 7 Active */
  1747. #define CAN_FA1R_FACT8 ((uint32_t)0x0100) /*!<Filter 8 Active */
  1748. #define CAN_FA1R_FACT9 ((uint32_t)0x0200) /*!<Filter 9 Active */
  1749. #define CAN_FA1R_FACT10 ((uint32_t)0x0400) /*!<Filter 10 Active */
  1750. #define CAN_FA1R_FACT11 ((uint32_t)0x0800) /*!<Filter 11 Active */
  1751. #define CAN_FA1R_FACT12 ((uint32_t)0x1000) /*!<Filter 12 Active */
  1752. #define CAN_FA1R_FACT13 ((uint32_t)0x2000) /*!<Filter 13 Active */
  1753. /******************* Bit definition for CAN_F0R1 register *******************/
  1754. #define CAN_F0R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1755. #define CAN_F0R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1756. #define CAN_F0R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1757. #define CAN_F0R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1758. #define CAN_F0R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1759. #define CAN_F0R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1760. #define CAN_F0R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1761. #define CAN_F0R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1762. #define CAN_F0R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1763. #define CAN_F0R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1764. #define CAN_F0R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1765. #define CAN_F0R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1766. #define CAN_F0R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1767. #define CAN_F0R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1768. #define CAN_F0R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  1769. #define CAN_F0R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  1770. #define CAN_F0R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  1771. #define CAN_F0R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  1772. #define CAN_F0R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  1773. #define CAN_F0R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  1774. #define CAN_F0R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  1775. #define CAN_F0R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  1776. #define CAN_F0R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  1777. #define CAN_F0R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  1778. #define CAN_F0R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  1779. #define CAN_F0R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  1780. #define CAN_F0R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  1781. #define CAN_F0R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  1782. #define CAN_F0R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  1783. #define CAN_F0R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  1784. #define CAN_F0R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  1785. #define CAN_F0R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  1786. /******************* Bit definition for CAN_F1R1 register *******************/
  1787. #define CAN_F1R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1788. #define CAN_F1R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1789. #define CAN_F1R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1790. #define CAN_F1R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1791. #define CAN_F1R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1792. #define CAN_F1R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1793. #define CAN_F1R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1794. #define CAN_F1R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1795. #define CAN_F1R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1796. #define CAN_F1R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1797. #define CAN_F1R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1798. #define CAN_F1R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1799. #define CAN_F1R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1800. #define CAN_F1R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1801. #define CAN_F1R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  1802. #define CAN_F1R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  1803. #define CAN_F1R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  1804. #define CAN_F1R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  1805. #define CAN_F1R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  1806. #define CAN_F1R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  1807. #define CAN_F1R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  1808. #define CAN_F1R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  1809. #define CAN_F1R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  1810. #define CAN_F1R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  1811. #define CAN_F1R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  1812. #define CAN_F1R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  1813. #define CAN_F1R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  1814. #define CAN_F1R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  1815. #define CAN_F1R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  1816. #define CAN_F1R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  1817. #define CAN_F1R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  1818. #define CAN_F1R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  1819. /******************* Bit definition for CAN_F2R1 register *******************/
  1820. #define CAN_F2R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1821. #define CAN_F2R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1822. #define CAN_F2R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1823. #define CAN_F2R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1824. #define CAN_F2R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1825. #define CAN_F2R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1826. #define CAN_F2R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1827. #define CAN_F2R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1828. #define CAN_F2R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1829. #define CAN_F2R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1830. #define CAN_F2R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1831. #define CAN_F2R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1832. #define CAN_F2R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1833. #define CAN_F2R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1834. #define CAN_F2R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  1835. #define CAN_F2R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  1836. #define CAN_F2R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  1837. #define CAN_F2R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  1838. #define CAN_F2R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  1839. #define CAN_F2R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  1840. #define CAN_F2R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  1841. #define CAN_F2R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  1842. #define CAN_F2R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  1843. #define CAN_F2R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  1844. #define CAN_F2R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  1845. #define CAN_F2R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  1846. #define CAN_F2R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  1847. #define CAN_F2R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  1848. #define CAN_F2R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  1849. #define CAN_F2R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  1850. #define CAN_F2R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  1851. #define CAN_F2R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  1852. /******************* Bit definition for CAN_F3R1 register *******************/
  1853. #define CAN_F3R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1854. #define CAN_F3R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1855. #define CAN_F3R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1856. #define CAN_F3R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1857. #define CAN_F3R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1858. #define CAN_F3R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1859. #define CAN_F3R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1860. #define CAN_F3R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1861. #define CAN_F3R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1862. #define CAN_F3R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1863. #define CAN_F3R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1864. #define CAN_F3R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1865. #define CAN_F3R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1866. #define CAN_F3R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1867. #define CAN_F3R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  1868. #define CAN_F3R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  1869. #define CAN_F3R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  1870. #define CAN_F3R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  1871. #define CAN_F3R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  1872. #define CAN_F3R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  1873. #define CAN_F3R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  1874. #define CAN_F3R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  1875. #define CAN_F3R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  1876. #define CAN_F3R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  1877. #define CAN_F3R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  1878. #define CAN_F3R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  1879. #define CAN_F3R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  1880. #define CAN_F3R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  1881. #define CAN_F3R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  1882. #define CAN_F3R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  1883. #define CAN_F3R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  1884. #define CAN_F3R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  1885. /******************* Bit definition for CAN_F4R1 register *******************/
  1886. #define CAN_F4R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1887. #define CAN_F4R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1888. #define CAN_F4R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1889. #define CAN_F4R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1890. #define CAN_F4R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1891. #define CAN_F4R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1892. #define CAN_F4R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1893. #define CAN_F4R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1894. #define CAN_F4R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1895. #define CAN_F4R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1896. #define CAN_F4R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1897. #define CAN_F4R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1898. #define CAN_F4R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1899. #define CAN_F4R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1900. #define CAN_F4R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  1901. #define CAN_F4R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  1902. #define CAN_F4R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  1903. #define CAN_F4R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  1904. #define CAN_F4R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  1905. #define CAN_F4R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  1906. #define CAN_F4R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  1907. #define CAN_F4R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  1908. #define CAN_F4R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  1909. #define CAN_F4R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  1910. #define CAN_F4R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  1911. #define CAN_F4R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  1912. #define CAN_F4R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  1913. #define CAN_F4R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  1914. #define CAN_F4R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  1915. #define CAN_F4R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  1916. #define CAN_F4R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  1917. #define CAN_F4R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  1918. /******************* Bit definition for CAN_F5R1 register *******************/
  1919. #define CAN_F5R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1920. #define CAN_F5R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1921. #define CAN_F5R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1922. #define CAN_F5R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1923. #define CAN_F5R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1924. #define CAN_F5R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1925. #define CAN_F5R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1926. #define CAN_F5R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1927. #define CAN_F5R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1928. #define CAN_F5R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1929. #define CAN_F5R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1930. #define CAN_F5R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1931. #define CAN_F5R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1932. #define CAN_F5R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1933. #define CAN_F5R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  1934. #define CAN_F5R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  1935. #define CAN_F5R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  1936. #define CAN_F5R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  1937. #define CAN_F5R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  1938. #define CAN_F5R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  1939. #define CAN_F5R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  1940. #define CAN_F5R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  1941. #define CAN_F5R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  1942. #define CAN_F5R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  1943. #define CAN_F5R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  1944. #define CAN_F5R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  1945. #define CAN_F5R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  1946. #define CAN_F5R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  1947. #define CAN_F5R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  1948. #define CAN_F5R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  1949. #define CAN_F5R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  1950. #define CAN_F5R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  1951. /******************* Bit definition for CAN_F6R1 register *******************/
  1952. #define CAN_F6R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1953. #define CAN_F6R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1954. #define CAN_F6R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1955. #define CAN_F6R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1956. #define CAN_F6R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1957. #define CAN_F6R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1958. #define CAN_F6R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1959. #define CAN_F6R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1960. #define CAN_F6R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1961. #define CAN_F6R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1962. #define CAN_F6R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1963. #define CAN_F6R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1964. #define CAN_F6R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1965. #define CAN_F6R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1966. #define CAN_F6R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  1967. #define CAN_F6R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  1968. #define CAN_F6R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  1969. #define CAN_F6R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  1970. #define CAN_F6R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  1971. #define CAN_F6R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  1972. #define CAN_F6R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  1973. #define CAN_F6R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  1974. #define CAN_F6R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  1975. #define CAN_F6R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  1976. #define CAN_F6R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  1977. #define CAN_F6R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  1978. #define CAN_F6R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  1979. #define CAN_F6R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  1980. #define CAN_F6R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  1981. #define CAN_F6R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  1982. #define CAN_F6R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  1983. #define CAN_F6R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  1984. /******************* Bit definition for CAN_F7R1 register *******************/
  1985. #define CAN_F7R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  1986. #define CAN_F7R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  1987. #define CAN_F7R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  1988. #define CAN_F7R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  1989. #define CAN_F7R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  1990. #define CAN_F7R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  1991. #define CAN_F7R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  1992. #define CAN_F7R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  1993. #define CAN_F7R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  1994. #define CAN_F7R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  1995. #define CAN_F7R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  1996. #define CAN_F7R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  1997. #define CAN_F7R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  1998. #define CAN_F7R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  1999. #define CAN_F7R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2000. #define CAN_F7R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2001. #define CAN_F7R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2002. #define CAN_F7R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2003. #define CAN_F7R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2004. #define CAN_F7R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2005. #define CAN_F7R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2006. #define CAN_F7R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2007. #define CAN_F7R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2008. #define CAN_F7R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2009. #define CAN_F7R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2010. #define CAN_F7R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2011. #define CAN_F7R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2012. #define CAN_F7R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2013. #define CAN_F7R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2014. #define CAN_F7R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2015. #define CAN_F7R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2016. #define CAN_F7R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2017. /******************* Bit definition for CAN_F8R1 register *******************/
  2018. #define CAN_F8R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2019. #define CAN_F8R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2020. #define CAN_F8R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2021. #define CAN_F8R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2022. #define CAN_F8R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2023. #define CAN_F8R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2024. #define CAN_F8R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2025. #define CAN_F8R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2026. #define CAN_F8R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2027. #define CAN_F8R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2028. #define CAN_F8R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2029. #define CAN_F8R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2030. #define CAN_F8R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2031. #define CAN_F8R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2032. #define CAN_F8R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2033. #define CAN_F8R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2034. #define CAN_F8R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2035. #define CAN_F8R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2036. #define CAN_F8R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2037. #define CAN_F8R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2038. #define CAN_F8R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2039. #define CAN_F8R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2040. #define CAN_F8R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2041. #define CAN_F8R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2042. #define CAN_F8R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2043. #define CAN_F8R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2044. #define CAN_F8R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2045. #define CAN_F8R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2046. #define CAN_F8R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2047. #define CAN_F8R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2048. #define CAN_F8R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2049. #define CAN_F8R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2050. /******************* Bit definition for CAN_F9R1 register *******************/
  2051. #define CAN_F9R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2052. #define CAN_F9R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2053. #define CAN_F9R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2054. #define CAN_F9R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2055. #define CAN_F9R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2056. #define CAN_F9R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2057. #define CAN_F9R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2058. #define CAN_F9R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2059. #define CAN_F9R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2060. #define CAN_F9R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2061. #define CAN_F9R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2062. #define CAN_F9R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2063. #define CAN_F9R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2064. #define CAN_F9R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2065. #define CAN_F9R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2066. #define CAN_F9R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2067. #define CAN_F9R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2068. #define CAN_F9R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2069. #define CAN_F9R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2070. #define CAN_F9R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2071. #define CAN_F9R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2072. #define CAN_F9R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2073. #define CAN_F9R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2074. #define CAN_F9R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2075. #define CAN_F9R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2076. #define CAN_F9R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2077. #define CAN_F9R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2078. #define CAN_F9R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2079. #define CAN_F9R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2080. #define CAN_F9R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2081. #define CAN_F9R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2082. #define CAN_F9R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2083. /******************* Bit definition for CAN_F10R1 register ******************/
  2084. #define CAN_F10R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2085. #define CAN_F10R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2086. #define CAN_F10R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2087. #define CAN_F10R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2088. #define CAN_F10R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2089. #define CAN_F10R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2090. #define CAN_F10R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2091. #define CAN_F10R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2092. #define CAN_F10R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2093. #define CAN_F10R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2094. #define CAN_F10R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2095. #define CAN_F10R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2096. #define CAN_F10R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2097. #define CAN_F10R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2098. #define CAN_F10R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2099. #define CAN_F10R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2100. #define CAN_F10R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2101. #define CAN_F10R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2102. #define CAN_F10R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2103. #define CAN_F10R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2104. #define CAN_F10R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2105. #define CAN_F10R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2106. #define CAN_F10R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2107. #define CAN_F10R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2108. #define CAN_F10R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2109. #define CAN_F10R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2110. #define CAN_F10R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2111. #define CAN_F10R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2112. #define CAN_F10R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2113. #define CAN_F10R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2114. #define CAN_F10R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2115. #define CAN_F10R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2116. /******************* Bit definition for CAN_F11R1 register ******************/
  2117. #define CAN_F11R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2118. #define CAN_F11R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2119. #define CAN_F11R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2120. #define CAN_F11R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2121. #define CAN_F11R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2122. #define CAN_F11R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2123. #define CAN_F11R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2124. #define CAN_F11R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2125. #define CAN_F11R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2126. #define CAN_F11R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2127. #define CAN_F11R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2128. #define CAN_F11R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2129. #define CAN_F11R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2130. #define CAN_F11R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2131. #define CAN_F11R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2132. #define CAN_F11R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2133. #define CAN_F11R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2134. #define CAN_F11R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2135. #define CAN_F11R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2136. #define CAN_F11R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2137. #define CAN_F11R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2138. #define CAN_F11R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2139. #define CAN_F11R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2140. #define CAN_F11R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2141. #define CAN_F11R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2142. #define CAN_F11R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2143. #define CAN_F11R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2144. #define CAN_F11R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2145. #define CAN_F11R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2146. #define CAN_F11R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2147. #define CAN_F11R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2148. #define CAN_F11R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2149. /******************* Bit definition for CAN_F12R1 register ******************/
  2150. #define CAN_F12R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2151. #define CAN_F12R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2152. #define CAN_F12R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2153. #define CAN_F12R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2154. #define CAN_F12R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2155. #define CAN_F12R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2156. #define CAN_F12R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2157. #define CAN_F12R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2158. #define CAN_F12R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2159. #define CAN_F12R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2160. #define CAN_F12R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2161. #define CAN_F12R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2162. #define CAN_F12R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2163. #define CAN_F12R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2164. #define CAN_F12R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2165. #define CAN_F12R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2166. #define CAN_F12R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2167. #define CAN_F12R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2168. #define CAN_F12R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2169. #define CAN_F12R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2170. #define CAN_F12R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2171. #define CAN_F12R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2172. #define CAN_F12R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2173. #define CAN_F12R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2174. #define CAN_F12R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2175. #define CAN_F12R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2176. #define CAN_F12R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2177. #define CAN_F12R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2178. #define CAN_F12R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2179. #define CAN_F12R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2180. #define CAN_F12R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2181. #define CAN_F12R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2182. /******************* Bit definition for CAN_F13R1 register ******************/
  2183. #define CAN_F13R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2184. #define CAN_F13R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2185. #define CAN_F13R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2186. #define CAN_F13R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2187. #define CAN_F13R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2188. #define CAN_F13R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2189. #define CAN_F13R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2190. #define CAN_F13R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2191. #define CAN_F13R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2192. #define CAN_F13R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2193. #define CAN_F13R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2194. #define CAN_F13R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2195. #define CAN_F13R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2196. #define CAN_F13R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2197. #define CAN_F13R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2198. #define CAN_F13R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2199. #define CAN_F13R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2200. #define CAN_F13R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2201. #define CAN_F13R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2202. #define CAN_F13R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2203. #define CAN_F13R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2204. #define CAN_F13R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2205. #define CAN_F13R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2206. #define CAN_F13R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2207. #define CAN_F13R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2208. #define CAN_F13R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2209. #define CAN_F13R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2210. #define CAN_F13R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2211. #define CAN_F13R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2212. #define CAN_F13R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2213. #define CAN_F13R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2214. #define CAN_F13R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2215. /******************* Bit definition for CAN_F0R2 register *******************/
  2216. #define CAN_F0R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2217. #define CAN_F0R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2218. #define CAN_F0R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2219. #define CAN_F0R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2220. #define CAN_F0R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2221. #define CAN_F0R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2222. #define CAN_F0R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2223. #define CAN_F0R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2224. #define CAN_F0R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2225. #define CAN_F0R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2226. #define CAN_F0R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2227. #define CAN_F0R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2228. #define CAN_F0R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2229. #define CAN_F0R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2230. #define CAN_F0R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2231. #define CAN_F0R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2232. #define CAN_F0R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2233. #define CAN_F0R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2234. #define CAN_F0R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2235. #define CAN_F0R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2236. #define CAN_F0R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2237. #define CAN_F0R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2238. #define CAN_F0R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2239. #define CAN_F0R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2240. #define CAN_F0R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2241. #define CAN_F0R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2242. #define CAN_F0R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2243. #define CAN_F0R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2244. #define CAN_F0R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2245. #define CAN_F0R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2246. #define CAN_F0R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2247. #define CAN_F0R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2248. /******************* Bit definition for CAN_F1R2 register *******************/
  2249. #define CAN_F1R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2250. #define CAN_F1R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2251. #define CAN_F1R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2252. #define CAN_F1R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2253. #define CAN_F1R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2254. #define CAN_F1R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2255. #define CAN_F1R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2256. #define CAN_F1R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2257. #define CAN_F1R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2258. #define CAN_F1R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2259. #define CAN_F1R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2260. #define CAN_F1R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2261. #define CAN_F1R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2262. #define CAN_F1R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2263. #define CAN_F1R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2264. #define CAN_F1R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2265. #define CAN_F1R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2266. #define CAN_F1R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2267. #define CAN_F1R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2268. #define CAN_F1R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2269. #define CAN_F1R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2270. #define CAN_F1R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2271. #define CAN_F1R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2272. #define CAN_F1R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2273. #define CAN_F1R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2274. #define CAN_F1R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2275. #define CAN_F1R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2276. #define CAN_F1R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2277. #define CAN_F1R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2278. #define CAN_F1R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2279. #define CAN_F1R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2280. #define CAN_F1R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2281. /******************* Bit definition for CAN_F2R2 register *******************/
  2282. #define CAN_F2R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2283. #define CAN_F2R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2284. #define CAN_F2R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2285. #define CAN_F2R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2286. #define CAN_F2R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2287. #define CAN_F2R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2288. #define CAN_F2R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2289. #define CAN_F2R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2290. #define CAN_F2R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2291. #define CAN_F2R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2292. #define CAN_F2R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2293. #define CAN_F2R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2294. #define CAN_F2R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2295. #define CAN_F2R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2296. #define CAN_F2R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2297. #define CAN_F2R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2298. #define CAN_F2R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2299. #define CAN_F2R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2300. #define CAN_F2R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2301. #define CAN_F2R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2302. #define CAN_F2R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2303. #define CAN_F2R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2304. #define CAN_F2R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2305. #define CAN_F2R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2306. #define CAN_F2R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2307. #define CAN_F2R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2308. #define CAN_F2R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2309. #define CAN_F2R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2310. #define CAN_F2R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2311. #define CAN_F2R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2312. #define CAN_F2R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2313. #define CAN_F2R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2314. /******************* Bit definition for CAN_F3R2 register *******************/
  2315. #define CAN_F3R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2316. #define CAN_F3R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2317. #define CAN_F3R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2318. #define CAN_F3R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2319. #define CAN_F3R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2320. #define CAN_F3R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2321. #define CAN_F3R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2322. #define CAN_F3R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2323. #define CAN_F3R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2324. #define CAN_F3R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2325. #define CAN_F3R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2326. #define CAN_F3R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2327. #define CAN_F3R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2328. #define CAN_F3R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2329. #define CAN_F3R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2330. #define CAN_F3R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2331. #define CAN_F3R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2332. #define CAN_F3R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2333. #define CAN_F3R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2334. #define CAN_F3R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2335. #define CAN_F3R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2336. #define CAN_F3R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2337. #define CAN_F3R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2338. #define CAN_F3R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2339. #define CAN_F3R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2340. #define CAN_F3R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2341. #define CAN_F3R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2342. #define CAN_F3R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2343. #define CAN_F3R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2344. #define CAN_F3R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2345. #define CAN_F3R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2346. #define CAN_F3R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2347. /******************* Bit definition for CAN_F4R2 register *******************/
  2348. #define CAN_F4R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2349. #define CAN_F4R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2350. #define CAN_F4R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2351. #define CAN_F4R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2352. #define CAN_F4R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2353. #define CAN_F4R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2354. #define CAN_F4R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2355. #define CAN_F4R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2356. #define CAN_F4R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2357. #define CAN_F4R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2358. #define CAN_F4R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2359. #define CAN_F4R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2360. #define CAN_F4R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2361. #define CAN_F4R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2362. #define CAN_F4R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2363. #define CAN_F4R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2364. #define CAN_F4R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2365. #define CAN_F4R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2366. #define CAN_F4R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2367. #define CAN_F4R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2368. #define CAN_F4R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2369. #define CAN_F4R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2370. #define CAN_F4R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2371. #define CAN_F4R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2372. #define CAN_F4R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2373. #define CAN_F4R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2374. #define CAN_F4R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2375. #define CAN_F4R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2376. #define CAN_F4R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2377. #define CAN_F4R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2378. #define CAN_F4R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2379. #define CAN_F4R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2380. /******************* Bit definition for CAN_F5R2 register *******************/
  2381. #define CAN_F5R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2382. #define CAN_F5R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2383. #define CAN_F5R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2384. #define CAN_F5R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2385. #define CAN_F5R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2386. #define CAN_F5R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2387. #define CAN_F5R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2388. #define CAN_F5R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2389. #define CAN_F5R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2390. #define CAN_F5R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2391. #define CAN_F5R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2392. #define CAN_F5R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2393. #define CAN_F5R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2394. #define CAN_F5R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2395. #define CAN_F5R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2396. #define CAN_F5R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2397. #define CAN_F5R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2398. #define CAN_F5R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2399. #define CAN_F5R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2400. #define CAN_F5R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2401. #define CAN_F5R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2402. #define CAN_F5R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2403. #define CAN_F5R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2404. #define CAN_F5R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2405. #define CAN_F5R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2406. #define CAN_F5R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2407. #define CAN_F5R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2408. #define CAN_F5R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2409. #define CAN_F5R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2410. #define CAN_F5R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2411. #define CAN_F5R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2412. #define CAN_F5R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2413. /******************* Bit definition for CAN_F6R2 register *******************/
  2414. #define CAN_F6R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2415. #define CAN_F6R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2416. #define CAN_F6R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2417. #define CAN_F6R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2418. #define CAN_F6R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2419. #define CAN_F6R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2420. #define CAN_F6R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2421. #define CAN_F6R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2422. #define CAN_F6R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2423. #define CAN_F6R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2424. #define CAN_F6R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2425. #define CAN_F6R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2426. #define CAN_F6R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2427. #define CAN_F6R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2428. #define CAN_F6R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2429. #define CAN_F6R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2430. #define CAN_F6R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2431. #define CAN_F6R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2432. #define CAN_F6R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2433. #define CAN_F6R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2434. #define CAN_F6R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2435. #define CAN_F6R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2436. #define CAN_F6R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2437. #define CAN_F6R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2438. #define CAN_F6R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2439. #define CAN_F6R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2440. #define CAN_F6R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2441. #define CAN_F6R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2442. #define CAN_F6R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2443. #define CAN_F6R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2444. #define CAN_F6R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2445. #define CAN_F6R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2446. /******************* Bit definition for CAN_F7R2 register *******************/
  2447. #define CAN_F7R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2448. #define CAN_F7R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2449. #define CAN_F7R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2450. #define CAN_F7R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2451. #define CAN_F7R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2452. #define CAN_F7R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2453. #define CAN_F7R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2454. #define CAN_F7R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2455. #define CAN_F7R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2456. #define CAN_F7R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2457. #define CAN_F7R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2458. #define CAN_F7R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2459. #define CAN_F7R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2460. #define CAN_F7R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2461. #define CAN_F7R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2462. #define CAN_F7R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2463. #define CAN_F7R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2464. #define CAN_F7R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2465. #define CAN_F7R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2466. #define CAN_F7R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2467. #define CAN_F7R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2468. #define CAN_F7R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2469. #define CAN_F7R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2470. #define CAN_F7R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2471. #define CAN_F7R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2472. #define CAN_F7R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2473. #define CAN_F7R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2474. #define CAN_F7R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2475. #define CAN_F7R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2476. #define CAN_F7R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2477. #define CAN_F7R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2478. #define CAN_F7R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2479. /******************* Bit definition for CAN_F8R2 register *******************/
  2480. #define CAN_F8R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2481. #define CAN_F8R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2482. #define CAN_F8R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2483. #define CAN_F8R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2484. #define CAN_F8R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2485. #define CAN_F8R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2486. #define CAN_F8R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2487. #define CAN_F8R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2488. #define CAN_F8R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2489. #define CAN_F8R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2490. #define CAN_F8R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2491. #define CAN_F8R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2492. #define CAN_F8R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2493. #define CAN_F8R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2494. #define CAN_F8R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2495. #define CAN_F8R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2496. #define CAN_F8R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2497. #define CAN_F8R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2498. #define CAN_F8R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2499. #define CAN_F8R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2500. #define CAN_F8R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2501. #define CAN_F8R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2502. #define CAN_F8R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2503. #define CAN_F8R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2504. #define CAN_F8R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2505. #define CAN_F8R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2506. #define CAN_F8R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2507. #define CAN_F8R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2508. #define CAN_F8R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2509. #define CAN_F8R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2510. #define CAN_F8R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2511. #define CAN_F8R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2512. /******************* Bit definition for CAN_F9R2 register *******************/
  2513. #define CAN_F9R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2514. #define CAN_F9R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2515. #define CAN_F9R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2516. #define CAN_F9R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2517. #define CAN_F9R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2518. #define CAN_F9R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2519. #define CAN_F9R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2520. #define CAN_F9R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2521. #define CAN_F9R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2522. #define CAN_F9R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2523. #define CAN_F9R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2524. #define CAN_F9R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2525. #define CAN_F9R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2526. #define CAN_F9R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2527. #define CAN_F9R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2528. #define CAN_F9R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2529. #define CAN_F9R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2530. #define CAN_F9R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2531. #define CAN_F9R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2532. #define CAN_F9R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2533. #define CAN_F9R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2534. #define CAN_F9R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2535. #define CAN_F9R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2536. #define CAN_F9R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2537. #define CAN_F9R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2538. #define CAN_F9R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2539. #define CAN_F9R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2540. #define CAN_F9R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2541. #define CAN_F9R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2542. #define CAN_F9R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2543. #define CAN_F9R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2544. #define CAN_F9R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2545. /******************* Bit definition for CAN_F10R2 register ******************/
  2546. #define CAN_F10R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2547. #define CAN_F10R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2548. #define CAN_F10R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2549. #define CAN_F10R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2550. #define CAN_F10R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2551. #define CAN_F10R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2552. #define CAN_F10R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2553. #define CAN_F10R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2554. #define CAN_F10R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2555. #define CAN_F10R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2556. #define CAN_F10R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2557. #define CAN_F10R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2558. #define CAN_F10R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2559. #define CAN_F10R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2560. #define CAN_F10R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2561. #define CAN_F10R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2562. #define CAN_F10R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2563. #define CAN_F10R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2564. #define CAN_F10R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2565. #define CAN_F10R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2566. #define CAN_F10R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2567. #define CAN_F10R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2568. #define CAN_F10R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2569. #define CAN_F10R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2570. #define CAN_F10R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2571. #define CAN_F10R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2572. #define CAN_F10R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2573. #define CAN_F10R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2574. #define CAN_F10R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2575. #define CAN_F10R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2576. #define CAN_F10R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2577. #define CAN_F10R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2578. /******************* Bit definition for CAN_F11R2 register ******************/
  2579. #define CAN_F11R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2580. #define CAN_F11R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2581. #define CAN_F11R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2582. #define CAN_F11R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2583. #define CAN_F11R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2584. #define CAN_F11R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2585. #define CAN_F11R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2586. #define CAN_F11R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2587. #define CAN_F11R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2588. #define CAN_F11R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2589. #define CAN_F11R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2590. #define CAN_F11R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2591. #define CAN_F11R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2592. #define CAN_F11R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2593. #define CAN_F11R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2594. #define CAN_F11R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2595. #define CAN_F11R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2596. #define CAN_F11R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2597. #define CAN_F11R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2598. #define CAN_F11R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2599. #define CAN_F11R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2600. #define CAN_F11R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2601. #define CAN_F11R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2602. #define CAN_F11R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2603. #define CAN_F11R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2604. #define CAN_F11R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2605. #define CAN_F11R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2606. #define CAN_F11R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2607. #define CAN_F11R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2608. #define CAN_F11R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2609. #define CAN_F11R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2610. #define CAN_F11R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2611. /******************* Bit definition for CAN_F12R2 register ******************/
  2612. #define CAN_F12R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2613. #define CAN_F12R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2614. #define CAN_F12R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2615. #define CAN_F12R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2616. #define CAN_F12R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2617. #define CAN_F12R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2618. #define CAN_F12R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2619. #define CAN_F12R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2620. #define CAN_F12R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2621. #define CAN_F12R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2622. #define CAN_F12R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2623. #define CAN_F12R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2624. #define CAN_F12R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2625. #define CAN_F12R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2626. #define CAN_F12R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2627. #define CAN_F12R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2628. #define CAN_F12R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2629. #define CAN_F12R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2630. #define CAN_F12R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2631. #define CAN_F12R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2632. #define CAN_F12R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2633. #define CAN_F12R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2634. #define CAN_F12R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2635. #define CAN_F12R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2636. #define CAN_F12R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2637. #define CAN_F12R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2638. #define CAN_F12R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2639. #define CAN_F12R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2640. #define CAN_F12R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2641. #define CAN_F12R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2642. #define CAN_F12R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2643. #define CAN_F12R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2644. /******************* Bit definition for CAN_F13R2 register ******************/
  2645. #define CAN_F13R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */
  2646. #define CAN_F13R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */
  2647. #define CAN_F13R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */
  2648. #define CAN_F13R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */
  2649. #define CAN_F13R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */
  2650. #define CAN_F13R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */
  2651. #define CAN_F13R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */
  2652. #define CAN_F13R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */
  2653. #define CAN_F13R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */
  2654. #define CAN_F13R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */
  2655. #define CAN_F13R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */
  2656. #define CAN_F13R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */
  2657. #define CAN_F13R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */
  2658. #define CAN_F13R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */
  2659. #define CAN_F13R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */
  2660. #define CAN_F13R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */
  2661. #define CAN_F13R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */
  2662. #define CAN_F13R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */
  2663. #define CAN_F13R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */
  2664. #define CAN_F13R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */
  2665. #define CAN_F13R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */
  2666. #define CAN_F13R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */
  2667. #define CAN_F13R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */
  2668. #define CAN_F13R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */
  2669. #define CAN_F13R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */
  2670. #define CAN_F13R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */
  2671. #define CAN_F13R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */
  2672. #define CAN_F13R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */
  2673. #define CAN_F13R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */
  2674. #define CAN_F13R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */
  2675. #define CAN_F13R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */
  2676. #define CAN_F13R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */
  2677. /******************************************************************************/
  2678. /* */
  2679. /* CRC calculation unit */
  2680. /* */
  2681. /******************************************************************************/
  2682. /******************* Bit definition for CRC_DR register *********************/
  2683. #define CRC_DR_DR ((uint32_t)0xFFFFFFFF) /*!< Data register bits */
  2684. /******************* Bit definition for CRC_IDR register ********************/
  2685. #define CRC_IDR_IDR ((uint32_t)0xFF) /*!< General-purpose 8-bit data register bits */
  2686. /******************** Bit definition for CRC_CR register ********************/
  2687. #define CRC_CR_RESET ((uint32_t)0x01) /*!< RESET bit */
  2688. /******************************************************************************/
  2689. /* */
  2690. /* Crypto Processor */
  2691. /* */
  2692. /******************************************************************************/
  2693. /******************* Bits definition for CRYP_CR register ********************/
  2694. #define CRYP_CR_ALGODIR ((uint32_t)0x00000004)
  2695. #define CRYP_CR_ALGOMODE ((uint32_t)0x00080038)
  2696. #define CRYP_CR_ALGOMODE_0 ((uint32_t)0x00000008)
  2697. #define CRYP_CR_ALGOMODE_1 ((uint32_t)0x00000010)
  2698. #define CRYP_CR_ALGOMODE_2 ((uint32_t)0x00000020)
  2699. #define CRYP_CR_ALGOMODE_TDES_ECB ((uint32_t)0x00000000)
  2700. #define CRYP_CR_ALGOMODE_TDES_CBC ((uint32_t)0x00000008)
  2701. #define CRYP_CR_ALGOMODE_DES_ECB ((uint32_t)0x00000010)
  2702. #define CRYP_CR_ALGOMODE_DES_CBC ((uint32_t)0x00000018)
  2703. #define CRYP_CR_ALGOMODE_AES_ECB ((uint32_t)0x00000020)
  2704. #define CRYP_CR_ALGOMODE_AES_CBC ((uint32_t)0x00000028)
  2705. #define CRYP_CR_ALGOMODE_AES_CTR ((uint32_t)0x00000030)
  2706. #define CRYP_CR_ALGOMODE_AES_KEY ((uint32_t)0x00000038)
  2707. #define CRYP_CR_DATATYPE ((uint32_t)0x000000C0)
  2708. #define CRYP_CR_DATATYPE_0 ((uint32_t)0x00000040)
  2709. #define CRYP_CR_DATATYPE_1 ((uint32_t)0x00000080)
  2710. #define CRYP_CR_KEYSIZE ((uint32_t)0x00000300)
  2711. #define CRYP_CR_KEYSIZE_0 ((uint32_t)0x00000100)
  2712. #define CRYP_CR_KEYSIZE_1 ((uint32_t)0x00000200)
  2713. #define CRYP_CR_FFLUSH ((uint32_t)0x00004000)
  2714. #define CRYP_CR_CRYPEN ((uint32_t)0x00008000)
  2715. #define CRYP_CR_GCM_CCMPH ((uint32_t)0x00030000)
  2716. #define CRYP_CR_GCM_CCMPH_0 ((uint32_t)0x00010000)
  2717. #define CRYP_CR_GCM_CCMPH_1 ((uint32_t)0x00020000)
  2718. #define CRYP_CR_ALGOMODE_3 ((uint32_t)0x00080000)
  2719. /****************** Bits definition for CRYP_SR register *********************/
  2720. #define CRYP_SR_IFEM ((uint32_t)0x00000001)
  2721. #define CRYP_SR_IFNF ((uint32_t)0x00000002)
  2722. #define CRYP_SR_OFNE ((uint32_t)0x00000004)
  2723. #define CRYP_SR_OFFU ((uint32_t)0x00000008)
  2724. #define CRYP_SR_BUSY ((uint32_t)0x00000010)
  2725. /****************** Bits definition for CRYP_DMACR register ******************/
  2726. #define CRYP_DMACR_DIEN ((uint32_t)0x00000001)
  2727. #define CRYP_DMACR_DOEN ((uint32_t)0x00000002)
  2728. /***************** Bits definition for CRYP_IMSCR register ******************/
  2729. #define CRYP_IMSCR_INIM ((uint32_t)0x00000001)
  2730. #define CRYP_IMSCR_OUTIM ((uint32_t)0x00000002)
  2731. /****************** Bits definition for CRYP_RISR register *******************/
  2732. #define CRYP_RISR_OUTRIS ((uint32_t)0x00000001)
  2733. #define CRYP_RISR_INRIS ((uint32_t)0x00000002)
  2734. /****************** Bits definition for CRYP_MISR register *******************/
  2735. #define CRYP_MISR_INMIS ((uint32_t)0x00000001)
  2736. #define CRYP_MISR_OUTMIS ((uint32_t)0x00000002)
  2737. /******************************************************************************/
  2738. /* */
  2739. /* Digital to Analog Converter */
  2740. /* */
  2741. /******************************************************************************/
  2742. /******************** Bit definition for DAC_CR register ********************/
  2743. #define DAC_CR_EN1 ((uint32_t)0x00000001) /*!<DAC channel1 enable */
  2744. #define DAC_CR_BOFF1 ((uint32_t)0x00000002) /*!<DAC channel1 output buffer disable */
  2745. #define DAC_CR_TEN1 ((uint32_t)0x00000004) /*!<DAC channel1 Trigger enable */
  2746. #define DAC_CR_TSEL1 ((uint32_t)0x00000038) /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
  2747. #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008) /*!<Bit 0 */
  2748. #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010) /*!<Bit 1 */
  2749. #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020) /*!<Bit 2 */
  2750. #define DAC_CR_WAVE1 ((uint32_t)0x000000C0) /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  2751. #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040) /*!<Bit 0 */
  2752. #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080) /*!<Bit 1 */
  2753. #define DAC_CR_MAMP1 ((uint32_t)0x00000F00) /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  2754. #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  2755. #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  2756. #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  2757. #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  2758. #define DAC_CR_DMAEN1 ((uint32_t)0x00001000) /*!<DAC channel1 DMA enable */
  2759. #define DAC_CR_EN2 ((uint32_t)0x00010000) /*!<DAC channel2 enable */
  2760. #define DAC_CR_BOFF2 ((uint32_t)0x00020000) /*!<DAC channel2 output buffer disable */
  2761. #define DAC_CR_TEN2 ((uint32_t)0x00040000) /*!<DAC channel2 Trigger enable */
  2762. #define DAC_CR_TSEL2 ((uint32_t)0x00380000) /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
  2763. #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000) /*!<Bit 0 */
  2764. #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000) /*!<Bit 1 */
  2765. #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000) /*!<Bit 2 */
  2766. #define DAC_CR_WAVE2 ((uint32_t)0x00C00000) /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  2767. #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000) /*!<Bit 0 */
  2768. #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000) /*!<Bit 1 */
  2769. #define DAC_CR_MAMP2 ((uint32_t)0x0F000000) /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  2770. #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  2771. #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  2772. #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  2773. #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  2774. #define DAC_CR_DMAEN2 ((uint32_t)0x10000000) /*!<DAC channel2 DMA enabled */
  2775. /***************** Bit definition for DAC_SWTRIGR register ******************/
  2776. #define DAC_SWTRIGR_SWTRIG1 ((uint32_t)0x01) /*!<DAC channel1 software trigger */
  2777. #define DAC_SWTRIGR_SWTRIG2 ((uint32_t)0x02) /*!<DAC channel2 software trigger */
  2778. /***************** Bit definition for DAC_DHR12R1 register ******************/
  2779. #define DAC_DHR12R1_DACC1DHR ((uint32_t)0x0FFF) /*!<DAC channel1 12-bit Right aligned data */
  2780. /***************** Bit definition for DAC_DHR12L1 register ******************/
  2781. #define DAC_DHR12L1_DACC1DHR ((uint32_t)0xFFF0) /*!<DAC channel1 12-bit Left aligned data */
  2782. /****************** Bit definition for DAC_DHR8R1 register ******************/
  2783. #define DAC_DHR8R1_DACC1DHR ((uint32_t)0xFF) /*!<DAC channel1 8-bit Right aligned data */
  2784. /***************** Bit definition for DAC_DHR12R2 register ******************/
  2785. #define DAC_DHR12R2_DACC2DHR ((uint32_t)0x0FFF) /*!<DAC channel2 12-bit Right aligned data */
  2786. /***************** Bit definition for DAC_DHR12L2 register ******************/
  2787. #define DAC_DHR12L2_DACC2DHR ((uint32_t)0xFFF0) /*!<DAC channel2 12-bit Left aligned data */
  2788. /****************** Bit definition for DAC_DHR8R2 register ******************/
  2789. #define DAC_DHR8R2_DACC2DHR ((uint32_t)0xFF) /*!<DAC channel2 8-bit Right aligned data */
  2790. /***************** Bit definition for DAC_DHR12RD register ******************/
  2791. #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFF) /*!<DAC channel1 12-bit Right aligned data */
  2792. #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000) /*!<DAC channel2 12-bit Right aligned data */
  2793. /***************** Bit definition for DAC_DHR12LD register ******************/
  2794. #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0) /*!<DAC channel1 12-bit Left aligned data */
  2795. #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000) /*!<DAC channel2 12-bit Left aligned data */
  2796. /****************** Bit definition for DAC_DHR8RD register ******************/
  2797. #define DAC_DHR8RD_DACC1DHR ((uint32_t)0x00FF) /*!<DAC channel1 8-bit Right aligned data */
  2798. #define DAC_DHR8RD_DACC2DHR ((uint32_t)0xFF00) /*!<DAC channel2 8-bit Right aligned data */
  2799. /******************* Bit definition for DAC_DOR1 register *******************/
  2800. #define DAC_DOR1_DACC1DOR ((uint32_t)0x0FFF) /*!<DAC channel1 data output */
  2801. /******************* Bit definition for DAC_DOR2 register *******************/
  2802. #define DAC_DOR2_DACC2DOR ((uint32_t)0x0FFF) /*!<DAC channel2 data output */
  2803. /******************** Bit definition for DAC_SR register ********************/
  2804. #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000) /*!<DAC channel1 DMA underrun flag */
  2805. #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000) /*!<DAC channel2 DMA underrun flag */
  2806. /******************************************************************************/
  2807. /* */
  2808. /* Debug MCU */
  2809. /* */
  2810. /******************************************************************************/
  2811. /******************************************************************************/
  2812. /* */
  2813. /* DCMI */
  2814. /* */
  2815. /******************************************************************************/
  2816. /******************** Bits definition for DCMI_CR register ******************/
  2817. #define DCMI_CR_CAPTURE ((uint32_t)0x00000001)
  2818. #define DCMI_CR_CM ((uint32_t)0x00000002)
  2819. #define DCMI_CR_CROP ((uint32_t)0x00000004)
  2820. #define DCMI_CR_JPEG ((uint32_t)0x00000008)
  2821. #define DCMI_CR_ESS ((uint32_t)0x00000010)
  2822. #define DCMI_CR_PCKPOL ((uint32_t)0x00000020)
  2823. #define DCMI_CR_HSPOL ((uint32_t)0x00000040)
  2824. #define DCMI_CR_VSPOL ((uint32_t)0x00000080)
  2825. #define DCMI_CR_FCRC_0 ((uint32_t)0x00000100)
  2826. #define DCMI_CR_FCRC_1 ((uint32_t)0x00000200)
  2827. #define DCMI_CR_EDM_0 ((uint32_t)0x00000400)
  2828. #define DCMI_CR_EDM_1 ((uint32_t)0x00000800)
  2829. #define DCMI_CR_CRE ((uint32_t)0x00001000)
  2830. #define DCMI_CR_ENABLE ((uint32_t)0x00004000)
  2831. /******************** Bits definition for DCMI_SR register ******************/
  2832. #define DCMI_SR_HSYNC ((uint32_t)0x00000001)
  2833. #define DCMI_SR_VSYNC ((uint32_t)0x00000002)
  2834. #define DCMI_SR_FNE ((uint32_t)0x00000004)
  2835. /******************** Bits definition for DCMI_RISR register ****************/
  2836. #define DCMI_RISR_FRAME_RIS ((uint32_t)0x00000001)
  2837. #define DCMI_RISR_OVF_RIS ((uint32_t)0x00000002)
  2838. #define DCMI_RISR_ERR_RIS ((uint32_t)0x00000004)
  2839. #define DCMI_RISR_VSYNC_RIS ((uint32_t)0x00000008)
  2840. #define DCMI_RISR_LINE_RIS ((uint32_t)0x00000010)
  2841. /******************** Bits definition for DCMI_IER register *****************/
  2842. #define DCMI_IER_FRAME_IE ((uint32_t)0x00000001)
  2843. #define DCMI_IER_OVF_IE ((uint32_t)0x00000002)
  2844. #define DCMI_IER_ERR_IE ((uint32_t)0x00000004)
  2845. #define DCMI_IER_VSYNC_IE ((uint32_t)0x00000008)
  2846. #define DCMI_IER_LINE_IE ((uint32_t)0x00000010)
  2847. /******************** Bits definition for DCMI_MISR register ****************/
  2848. #define DCMI_MISR_FRAME_MIS ((uint32_t)0x00000001)
  2849. #define DCMI_MISR_OVF_MIS ((uint32_t)0x00000002)
  2850. #define DCMI_MISR_ERR_MIS ((uint32_t)0x00000004)
  2851. #define DCMI_MISR_VSYNC_MIS ((uint32_t)0x00000008)
  2852. #define DCMI_MISR_LINE_MIS ((uint32_t)0x00000010)
  2853. /******************** Bits definition for DCMI_ICR register *****************/
  2854. #define DCMI_ICR_FRAME_ISC ((uint32_t)0x00000001)
  2855. #define DCMI_ICR_OVF_ISC ((uint32_t)0x00000002)
  2856. #define DCMI_ICR_ERR_ISC ((uint32_t)0x00000004)
  2857. #define DCMI_ICR_VSYNC_ISC ((uint32_t)0x00000008)
  2858. #define DCMI_ICR_LINE_ISC ((uint32_t)0x00000010)
  2859. /******************************************************************************/
  2860. /* */
  2861. /* DMA Controller */
  2862. /* */
  2863. /******************************************************************************/
  2864. /******************** Bits definition for DMA_SxCR register *****************/
  2865. #define DMA_SxCR_CHSEL ((uint32_t)0x0E000000)
  2866. #define DMA_SxCR_CHSEL_0 ((uint32_t)0x02000000)
  2867. #define DMA_SxCR_CHSEL_1 ((uint32_t)0x04000000)
  2868. #define DMA_SxCR_CHSEL_2 ((uint32_t)0x08000000)
  2869. #define DMA_SxCR_MBURST ((uint32_t)0x01800000)
  2870. #define DMA_SxCR_MBURST_0 ((uint32_t)0x00800000)
  2871. #define DMA_SxCR_MBURST_1 ((uint32_t)0x01000000)
  2872. #define DMA_SxCR_PBURST ((uint32_t)0x00600000)
  2873. #define DMA_SxCR_PBURST_0 ((uint32_t)0x00200000)
  2874. #define DMA_SxCR_PBURST_1 ((uint32_t)0x00400000)
  2875. #define DMA_SxCR_ACK ((uint32_t)0x00100000)
  2876. #define DMA_SxCR_CT ((uint32_t)0x00080000)
  2877. #define DMA_SxCR_DBM ((uint32_t)0x00040000)
  2878. #define DMA_SxCR_PL ((uint32_t)0x00030000)
  2879. #define DMA_SxCR_PL_0 ((uint32_t)0x00010000)
  2880. #define DMA_SxCR_PL_1 ((uint32_t)0x00020000)
  2881. #define DMA_SxCR_PINCOS ((uint32_t)0x00008000)
  2882. #define DMA_SxCR_MSIZE ((uint32_t)0x00006000)
  2883. #define DMA_SxCR_MSIZE_0 ((uint32_t)0x00002000)
  2884. #define DMA_SxCR_MSIZE_1 ((uint32_t)0x00004000)
  2885. #define DMA_SxCR_PSIZE ((uint32_t)0x00001800)
  2886. #define DMA_SxCR_PSIZE_0 ((uint32_t)0x00000800)
  2887. #define DMA_SxCR_PSIZE_1 ((uint32_t)0x00001000)
  2888. #define DMA_SxCR_MINC ((uint32_t)0x00000400)
  2889. #define DMA_SxCR_PINC ((uint32_t)0x00000200)
  2890. #define DMA_SxCR_CIRC ((uint32_t)0x00000100)
  2891. #define DMA_SxCR_DIR ((uint32_t)0x000000C0)
  2892. #define DMA_SxCR_DIR_0 ((uint32_t)0x00000040)
  2893. #define DMA_SxCR_DIR_1 ((uint32_t)0x00000080)
  2894. #define DMA_SxCR_PFCTRL ((uint32_t)0x00000020)
  2895. #define DMA_SxCR_TCIE ((uint32_t)0x00000010)
  2896. #define DMA_SxCR_HTIE ((uint32_t)0x00000008)
  2897. #define DMA_SxCR_TEIE ((uint32_t)0x00000004)
  2898. #define DMA_SxCR_DMEIE ((uint32_t)0x00000002)
  2899. #define DMA_SxCR_EN ((uint32_t)0x00000001)
  2900. /******************** Bits definition for DMA_SxCNDTR register **************/
  2901. #define DMA_SxNDT ((uint32_t)0x0000FFFF)
  2902. #define DMA_SxNDT_0 ((uint32_t)0x00000001)
  2903. #define DMA_SxNDT_1 ((uint32_t)0x00000002)
  2904. #define DMA_SxNDT_2 ((uint32_t)0x00000004)
  2905. #define DMA_SxNDT_3 ((uint32_t)0x00000008)
  2906. #define DMA_SxNDT_4 ((uint32_t)0x00000010)
  2907. #define DMA_SxNDT_5 ((uint32_t)0x00000020)
  2908. #define DMA_SxNDT_6 ((uint32_t)0x00000040)
  2909. #define DMA_SxNDT_7 ((uint32_t)0x00000080)
  2910. #define DMA_SxNDT_8 ((uint32_t)0x00000100)
  2911. #define DMA_SxNDT_9 ((uint32_t)0x00000200)
  2912. #define DMA_SxNDT_10 ((uint32_t)0x00000400)
  2913. #define DMA_SxNDT_11 ((uint32_t)0x00000800)
  2914. #define DMA_SxNDT_12 ((uint32_t)0x00001000)
  2915. #define DMA_SxNDT_13 ((uint32_t)0x00002000)
  2916. #define DMA_SxNDT_14 ((uint32_t)0x00004000)
  2917. #define DMA_SxNDT_15 ((uint32_t)0x00008000)
  2918. /******************** Bits definition for DMA_SxFCR register ****************/
  2919. #define DMA_SxFCR_FEIE ((uint32_t)0x00000080)
  2920. #define DMA_SxFCR_FS ((uint32_t)0x00000038)
  2921. #define DMA_SxFCR_FS_0 ((uint32_t)0x00000008)
  2922. #define DMA_SxFCR_FS_1 ((uint32_t)0x00000010)
  2923. #define DMA_SxFCR_FS_2 ((uint32_t)0x00000020)
  2924. #define DMA_SxFCR_DMDIS ((uint32_t)0x00000004)
  2925. #define DMA_SxFCR_FTH ((uint32_t)0x00000003)
  2926. #define DMA_SxFCR_FTH_0 ((uint32_t)0x00000001)
  2927. #define DMA_SxFCR_FTH_1 ((uint32_t)0x00000002)
  2928. /******************** Bits definition for DMA_LISR register *****************/
  2929. #define DMA_LISR_TCIF3 ((uint32_t)0x08000000)
  2930. #define DMA_LISR_HTIF3 ((uint32_t)0x04000000)
  2931. #define DMA_LISR_TEIF3 ((uint32_t)0x02000000)
  2932. #define DMA_LISR_DMEIF3 ((uint32_t)0x01000000)
  2933. #define DMA_LISR_FEIF3 ((uint32_t)0x00400000)
  2934. #define DMA_LISR_TCIF2 ((uint32_t)0x00200000)
  2935. #define DMA_LISR_HTIF2 ((uint32_t)0x00100000)
  2936. #define DMA_LISR_TEIF2 ((uint32_t)0x00080000)
  2937. #define DMA_LISR_DMEIF2 ((uint32_t)0x00040000)
  2938. #define DMA_LISR_FEIF2 ((uint32_t)0x00010000)
  2939. #define DMA_LISR_TCIF1 ((uint32_t)0x00000800)
  2940. #define DMA_LISR_HTIF1 ((uint32_t)0x00000400)
  2941. #define DMA_LISR_TEIF1 ((uint32_t)0x00000200)
  2942. #define DMA_LISR_DMEIF1 ((uint32_t)0x00000100)
  2943. #define DMA_LISR_FEIF1 ((uint32_t)0x00000040)
  2944. #define DMA_LISR_TCIF0 ((uint32_t)0x00000020)
  2945. #define DMA_LISR_HTIF0 ((uint32_t)0x00000010)
  2946. #define DMA_LISR_TEIF0 ((uint32_t)0x00000008)
  2947. #define DMA_LISR_DMEIF0 ((uint32_t)0x00000004)
  2948. #define DMA_LISR_FEIF0 ((uint32_t)0x00000001)
  2949. /******************** Bits definition for DMA_HISR register *****************/
  2950. #define DMA_HISR_TCIF7 ((uint32_t)0x08000000)
  2951. #define DMA_HISR_HTIF7 ((uint32_t)0x04000000)
  2952. #define DMA_HISR_TEIF7 ((uint32_t)0x02000000)
  2953. #define DMA_HISR_DMEIF7 ((uint32_t)0x01000000)
  2954. #define DMA_HISR_FEIF7 ((uint32_t)0x00400000)
  2955. #define DMA_HISR_TCIF6 ((uint32_t)0x00200000)
  2956. #define DMA_HISR_HTIF6 ((uint32_t)0x00100000)
  2957. #define DMA_HISR_TEIF6 ((uint32_t)0x00080000)
  2958. #define DMA_HISR_DMEIF6 ((uint32_t)0x00040000)
  2959. #define DMA_HISR_FEIF6 ((uint32_t)0x00010000)
  2960. #define DMA_HISR_TCIF5 ((uint32_t)0x00000800)
  2961. #define DMA_HISR_HTIF5 ((uint32_t)0x00000400)
  2962. #define DMA_HISR_TEIF5 ((uint32_t)0x00000200)
  2963. #define DMA_HISR_DMEIF5 ((uint32_t)0x00000100)
  2964. #define DMA_HISR_FEIF5 ((uint32_t)0x00000040)
  2965. #define DMA_HISR_TCIF4 ((uint32_t)0x00000020)
  2966. #define DMA_HISR_HTIF4 ((uint32_t)0x00000010)
  2967. #define DMA_HISR_TEIF4 ((uint32_t)0x00000008)
  2968. #define DMA_HISR_DMEIF4 ((uint32_t)0x00000004)
  2969. #define DMA_HISR_FEIF4 ((uint32_t)0x00000001)
  2970. /******************** Bits definition for DMA_LIFCR register ****************/
  2971. #define DMA_LIFCR_CTCIF3 ((uint32_t)0x08000000)
  2972. #define DMA_LIFCR_CHTIF3 ((uint32_t)0x04000000)
  2973. #define DMA_LIFCR_CTEIF3 ((uint32_t)0x02000000)
  2974. #define DMA_LIFCR_CDMEIF3 ((uint32_t)0x01000000)
  2975. #define DMA_LIFCR_CFEIF3 ((uint32_t)0x00400000)
  2976. #define DMA_LIFCR_CTCIF2 ((uint32_t)0x00200000)
  2977. #define DMA_LIFCR_CHTIF2 ((uint32_t)0x00100000)
  2978. #define DMA_LIFCR_CTEIF2 ((uint32_t)0x00080000)
  2979. #define DMA_LIFCR_CDMEIF2 ((uint32_t)0x00040000)
  2980. #define DMA_LIFCR_CFEIF2 ((uint32_t)0x00010000)
  2981. #define DMA_LIFCR_CTCIF1 ((uint32_t)0x00000800)
  2982. #define DMA_LIFCR_CHTIF1 ((uint32_t)0x00000400)
  2983. #define DMA_LIFCR_CTEIF1 ((uint32_t)0x00000200)
  2984. #define DMA_LIFCR_CDMEIF1 ((uint32_t)0x00000100)
  2985. #define DMA_LIFCR_CFEIF1 ((uint32_t)0x00000040)
  2986. #define DMA_LIFCR_CTCIF0 ((uint32_t)0x00000020)
  2987. #define DMA_LIFCR_CHTIF0 ((uint32_t)0x00000010)
  2988. #define DMA_LIFCR_CTEIF0 ((uint32_t)0x00000008)
  2989. #define DMA_LIFCR_CDMEIF0 ((uint32_t)0x00000004)
  2990. #define DMA_LIFCR_CFEIF0 ((uint32_t)0x00000001)
  2991. /******************** Bits definition for DMA_HIFCR register ****************/
  2992. #define DMA_HIFCR_CTCIF7 ((uint32_t)0x08000000)
  2993. #define DMA_HIFCR_CHTIF7 ((uint32_t)0x04000000)
  2994. #define DMA_HIFCR_CTEIF7 ((uint32_t)0x02000000)
  2995. #define DMA_HIFCR_CDMEIF7 ((uint32_t)0x01000000)
  2996. #define DMA_HIFCR_CFEIF7 ((uint32_t)0x00400000)
  2997. #define DMA_HIFCR_CTCIF6 ((uint32_t)0x00200000)
  2998. #define DMA_HIFCR_CHTIF6 ((uint32_t)0x00100000)
  2999. #define DMA_HIFCR_CTEIF6 ((uint32_t)0x00080000)
  3000. #define DMA_HIFCR_CDMEIF6 ((uint32_t)0x00040000)
  3001. #define DMA_HIFCR_CFEIF6 ((uint32_t)0x00010000)
  3002. #define DMA_HIFCR_CTCIF5 ((uint32_t)0x00000800)
  3003. #define DMA_HIFCR_CHTIF5 ((uint32_t)0x00000400)
  3004. #define DMA_HIFCR_CTEIF5 ((uint32_t)0x00000200)
  3005. #define DMA_HIFCR_CDMEIF5 ((uint32_t)0x00000100)
  3006. #define DMA_HIFCR_CFEIF5 ((uint32_t)0x00000040)
  3007. #define DMA_HIFCR_CTCIF4 ((uint32_t)0x00000020)
  3008. #define DMA_HIFCR_CHTIF4 ((uint32_t)0x00000010)
  3009. #define DMA_HIFCR_CTEIF4 ((uint32_t)0x00000008)
  3010. #define DMA_HIFCR_CDMEIF4 ((uint32_t)0x00000004)
  3011. #define DMA_HIFCR_CFEIF4 ((uint32_t)0x00000001)
  3012. /******************************************************************************/
  3013. /* */
  3014. /* External Interrupt/Event Controller */
  3015. /* */
  3016. /******************************************************************************/
  3017. /******************* Bit definition for EXTI_IMR register *******************/
  3018. #define EXTI_IMR_MR0 ((uint32_t)0x00000001) /*!< Interrupt Mask on line 0 */
  3019. #define EXTI_IMR_MR1 ((uint32_t)0x00000002) /*!< Interrupt Mask on line 1 */
  3020. #define EXTI_IMR_MR2 ((uint32_t)0x00000004) /*!< Interrupt Mask on line 2 */
  3021. #define EXTI_IMR_MR3 ((uint32_t)0x00000008) /*!< Interrupt Mask on line 3 */
  3022. #define EXTI_IMR_MR4 ((uint32_t)0x00000010) /*!< Interrupt Mask on line 4 */
  3023. #define EXTI_IMR_MR5 ((uint32_t)0x00000020) /*!< Interrupt Mask on line 5 */
  3024. #define EXTI_IMR_MR6 ((uint32_t)0x00000040) /*!< Interrupt Mask on line 6 */
  3025. #define EXTI_IMR_MR7 ((uint32_t)0x00000080) /*!< Interrupt Mask on line 7 */
  3026. #define EXTI_IMR_MR8 ((uint32_t)0x00000100) /*!< Interrupt Mask on line 8 */
  3027. #define EXTI_IMR_MR9 ((uint32_t)0x00000200) /*!< Interrupt Mask on line 9 */
  3028. #define EXTI_IMR_MR10 ((uint32_t)0x00000400) /*!< Interrupt Mask on line 10 */
  3029. #define EXTI_IMR_MR11 ((uint32_t)0x00000800) /*!< Interrupt Mask on line 11 */
  3030. #define EXTI_IMR_MR12 ((uint32_t)0x00001000) /*!< Interrupt Mask on line 12 */
  3031. #define EXTI_IMR_MR13 ((uint32_t)0x00002000) /*!< Interrupt Mask on line 13 */
  3032. #define EXTI_IMR_MR14 ((uint32_t)0x00004000) /*!< Interrupt Mask on line 14 */
  3033. #define EXTI_IMR_MR15 ((uint32_t)0x00008000) /*!< Interrupt Mask on line 15 */
  3034. #define EXTI_IMR_MR16 ((uint32_t)0x00010000) /*!< Interrupt Mask on line 16 */
  3035. #define EXTI_IMR_MR17 ((uint32_t)0x00020000) /*!< Interrupt Mask on line 17 */
  3036. #define EXTI_IMR_MR18 ((uint32_t)0x00040000) /*!< Interrupt Mask on line 18 */
  3037. #define EXTI_IMR_MR19 ((uint32_t)0x00080000) /*!< Interrupt Mask on line 19 */
  3038. /******************* Bit definition for EXTI_EMR register *******************/
  3039. #define EXTI_EMR_MR0 ((uint32_t)0x00000001) /*!< Event Mask on line 0 */
  3040. #define EXTI_EMR_MR1 ((uint32_t)0x00000002) /*!< Event Mask on line 1 */
  3041. #define EXTI_EMR_MR2 ((uint32_t)0x00000004) /*!< Event Mask on line 2 */
  3042. #define EXTI_EMR_MR3 ((uint32_t)0x00000008) /*!< Event Mask on line 3 */
  3043. #define EXTI_EMR_MR4 ((uint32_t)0x00000010) /*!< Event Mask on line 4 */
  3044. #define EXTI_EMR_MR5 ((uint32_t)0x00000020) /*!< Event Mask on line 5 */
  3045. #define EXTI_EMR_MR6 ((uint32_t)0x00000040) /*!< Event Mask on line 6 */
  3046. #define EXTI_EMR_MR7 ((uint32_t)0x00000080) /*!< Event Mask on line 7 */
  3047. #define EXTI_EMR_MR8 ((uint32_t)0x00000100) /*!< Event Mask on line 8 */
  3048. #define EXTI_EMR_MR9 ((uint32_t)0x00000200) /*!< Event Mask on line 9 */
  3049. #define EXTI_EMR_MR10 ((uint32_t)0x00000400) /*!< Event Mask on line 10 */
  3050. #define EXTI_EMR_MR11 ((uint32_t)0x00000800) /*!< Event Mask on line 11 */
  3051. #define EXTI_EMR_MR12 ((uint32_t)0x00001000) /*!< Event Mask on line 12 */
  3052. #define EXTI_EMR_MR13 ((uint32_t)0x00002000) /*!< Event Mask on line 13 */
  3053. #define EXTI_EMR_MR14 ((uint32_t)0x00004000) /*!< Event Mask on line 14 */
  3054. #define EXTI_EMR_MR15 ((uint32_t)0x00008000) /*!< Event Mask on line 15 */
  3055. #define EXTI_EMR_MR16 ((uint32_t)0x00010000) /*!< Event Mask on line 16 */
  3056. #define EXTI_EMR_MR17 ((uint32_t)0x00020000) /*!< Event Mask on line 17 */
  3057. #define EXTI_EMR_MR18 ((uint32_t)0x00040000) /*!< Event Mask on line 18 */
  3058. #define EXTI_EMR_MR19 ((uint32_t)0x00080000) /*!< Event Mask on line 19 */
  3059. /****************** Bit definition for EXTI_RTSR register *******************/
  3060. #define EXTI_RTSR_TR0 ((uint32_t)0x00000001) /*!< Rising trigger event configuration bit of line 0 */
  3061. #define EXTI_RTSR_TR1 ((uint32_t)0x00000002) /*!< Rising trigger event configuration bit of line 1 */
  3062. #define EXTI_RTSR_TR2 ((uint32_t)0x00000004) /*!< Rising trigger event configuration bit of line 2 */
  3063. #define EXTI_RTSR_TR3 ((uint32_t)0x00000008) /*!< Rising trigger event configuration bit of line 3 */
  3064. #define EXTI_RTSR_TR4 ((uint32_t)0x00000010) /*!< Rising trigger event configuration bit of line 4 */
  3065. #define EXTI_RTSR_TR5 ((uint32_t)0x00000020) /*!< Rising trigger event configuration bit of line 5 */
  3066. #define EXTI_RTSR_TR6 ((uint32_t)0x00000040) /*!< Rising trigger event configuration bit of line 6 */
  3067. #define EXTI_RTSR_TR7 ((uint32_t)0x00000080) /*!< Rising trigger event configuration bit of line 7 */
  3068. #define EXTI_RTSR_TR8 ((uint32_t)0x00000100) /*!< Rising trigger event configuration bit of line 8 */
  3069. #define EXTI_RTSR_TR9 ((uint32_t)0x00000200) /*!< Rising trigger event configuration bit of line 9 */
  3070. #define EXTI_RTSR_TR10 ((uint32_t)0x00000400) /*!< Rising trigger event configuration bit of line 10 */
  3071. #define EXTI_RTSR_TR11 ((uint32_t)0x00000800) /*!< Rising trigger event configuration bit of line 11 */
  3072. #define EXTI_RTSR_TR12 ((uint32_t)0x00001000) /*!< Rising trigger event configuration bit of line 12 */
  3073. #define EXTI_RTSR_TR13 ((uint32_t)0x00002000) /*!< Rising trigger event configuration bit of line 13 */
  3074. #define EXTI_RTSR_TR14 ((uint32_t)0x00004000) /*!< Rising trigger event configuration bit of line 14 */
  3075. #define EXTI_RTSR_TR15 ((uint32_t)0x00008000) /*!< Rising trigger event configuration bit of line 15 */
  3076. #define EXTI_RTSR_TR16 ((uint32_t)0x00010000) /*!< Rising trigger event configuration bit of line 16 */
  3077. #define EXTI_RTSR_TR17 ((uint32_t)0x00020000) /*!< Rising trigger event configuration bit of line 17 */
  3078. #define EXTI_RTSR_TR18 ((uint32_t)0x00040000) /*!< Rising trigger event configuration bit of line 18 */
  3079. #define EXTI_RTSR_TR19 ((uint32_t)0x00080000) /*!< Rising trigger event configuration bit of line 19 */
  3080. /****************** Bit definition for EXTI_FTSR register *******************/
  3081. #define EXTI_FTSR_TR0 ((uint32_t)0x00000001) /*!< Falling trigger event configuration bit of line 0 */
  3082. #define EXTI_FTSR_TR1 ((uint32_t)0x00000002) /*!< Falling trigger event configuration bit of line 1 */
  3083. #define EXTI_FTSR_TR2 ((uint32_t)0x00000004) /*!< Falling trigger event configuration bit of line 2 */
  3084. #define EXTI_FTSR_TR3 ((uint32_t)0x00000008) /*!< Falling trigger event configuration bit of line 3 */
  3085. #define EXTI_FTSR_TR4 ((uint32_t)0x00000010) /*!< Falling trigger event configuration bit of line 4 */
  3086. #define EXTI_FTSR_TR5 ((uint32_t)0x00000020) /*!< Falling trigger event configuration bit of line 5 */
  3087. #define EXTI_FTSR_TR6 ((uint32_t)0x00000040) /*!< Falling trigger event configuration bit of line 6 */
  3088. #define EXTI_FTSR_TR7 ((uint32_t)0x00000080) /*!< Falling trigger event configuration bit of line 7 */
  3089. #define EXTI_FTSR_TR8 ((uint32_t)0x00000100) /*!< Falling trigger event configuration bit of line 8 */
  3090. #define EXTI_FTSR_TR9 ((uint32_t)0x00000200) /*!< Falling trigger event configuration bit of line 9 */
  3091. #define EXTI_FTSR_TR10 ((uint32_t)0x00000400) /*!< Falling trigger event configuration bit of line 10 */
  3092. #define EXTI_FTSR_TR11 ((uint32_t)0x00000800) /*!< Falling trigger event configuration bit of line 11 */
  3093. #define EXTI_FTSR_TR12 ((uint32_t)0x00001000) /*!< Falling trigger event configuration bit of line 12 */
  3094. #define EXTI_FTSR_TR13 ((uint32_t)0x00002000) /*!< Falling trigger event configuration bit of line 13 */
  3095. #define EXTI_FTSR_TR14 ((uint32_t)0x00004000) /*!< Falling trigger event configuration bit of line 14 */
  3096. #define EXTI_FTSR_TR15 ((uint32_t)0x00008000) /*!< Falling trigger event configuration bit of line 15 */
  3097. #define EXTI_FTSR_TR16 ((uint32_t)0x00010000) /*!< Falling trigger event configuration bit of line 16 */
  3098. #define EXTI_FTSR_TR17 ((uint32_t)0x00020000) /*!< Falling trigger event configuration bit of line 17 */
  3099. #define EXTI_FTSR_TR18 ((uint32_t)0x00040000) /*!< Falling trigger event configuration bit of line 18 */
  3100. #define EXTI_FTSR_TR19 ((uint32_t)0x00080000) /*!< Falling trigger event configuration bit of line 19 */
  3101. /****************** Bit definition for EXTI_SWIER register ******************/
  3102. #define EXTI_SWIER_SWIER0 ((uint32_t)0x00000001) /*!< Software Interrupt on line 0 */
  3103. #define EXTI_SWIER_SWIER1 ((uint32_t)0x00000002) /*!< Software Interrupt on line 1 */
  3104. #define EXTI_SWIER_SWIER2 ((uint32_t)0x00000004) /*!< Software Interrupt on line 2 */
  3105. #define EXTI_SWIER_SWIER3 ((uint32_t)0x00000008) /*!< Software Interrupt on line 3 */
  3106. #define EXTI_SWIER_SWIER4 ((uint32_t)0x00000010) /*!< Software Interrupt on line 4 */
  3107. #define EXTI_SWIER_SWIER5 ((uint32_t)0x00000020) /*!< Software Interrupt on line 5 */
  3108. #define EXTI_SWIER_SWIER6 ((uint32_t)0x00000040) /*!< Software Interrupt on line 6 */
  3109. #define EXTI_SWIER_SWIER7 ((uint32_t)0x00000080) /*!< Software Interrupt on line 7 */
  3110. #define EXTI_SWIER_SWIER8 ((uint32_t)0x00000100) /*!< Software Interrupt on line 8 */
  3111. #define EXTI_SWIER_SWIER9 ((uint32_t)0x00000200) /*!< Software Interrupt on line 9 */
  3112. #define EXTI_SWIER_SWIER10 ((uint32_t)0x00000400) /*!< Software Interrupt on line 10 */
  3113. #define EXTI_SWIER_SWIER11 ((uint32_t)0x00000800) /*!< Software Interrupt on line 11 */
  3114. #define EXTI_SWIER_SWIER12 ((uint32_t)0x00001000) /*!< Software Interrupt on line 12 */
  3115. #define EXTI_SWIER_SWIER13 ((uint32_t)0x00002000) /*!< Software Interrupt on line 13 */
  3116. #define EXTI_SWIER_SWIER14 ((uint32_t)0x00004000) /*!< Software Interrupt on line 14 */
  3117. #define EXTI_SWIER_SWIER15 ((uint32_t)0x00008000) /*!< Software Interrupt on line 15 */
  3118. #define EXTI_SWIER_SWIER16 ((uint32_t)0x00010000) /*!< Software Interrupt on line 16 */
  3119. #define EXTI_SWIER_SWIER17 ((uint32_t)0x00020000) /*!< Software Interrupt on line 17 */
  3120. #define EXTI_SWIER_SWIER18 ((uint32_t)0x00040000) /*!< Software Interrupt on line 18 */
  3121. #define EXTI_SWIER_SWIER19 ((uint32_t)0x00080000) /*!< Software Interrupt on line 19 */
  3122. /******************* Bit definition for EXTI_PR register ********************/
  3123. #define EXTI_PR_PR0 ((uint32_t)0x00000001) /*!< Pending bit for line 0 */
  3124. #define EXTI_PR_PR1 ((uint32_t)0x00000002) /*!< Pending bit for line 1 */
  3125. #define EXTI_PR_PR2 ((uint32_t)0x00000004) /*!< Pending bit for line 2 */
  3126. #define EXTI_PR_PR3 ((uint32_t)0x00000008) /*!< Pending bit for line 3 */
  3127. #define EXTI_PR_PR4 ((uint32_t)0x00000010) /*!< Pending bit for line 4 */
  3128. #define EXTI_PR_PR5 ((uint32_t)0x00000020) /*!< Pending bit for line 5 */
  3129. #define EXTI_PR_PR6 ((uint32_t)0x00000040) /*!< Pending bit for line 6 */
  3130. #define EXTI_PR_PR7 ((uint32_t)0x00000080) /*!< Pending bit for line 7 */
  3131. #define EXTI_PR_PR8 ((uint32_t)0x00000100) /*!< Pending bit for line 8 */
  3132. #define EXTI_PR_PR9 ((uint32_t)0x00000200) /*!< Pending bit for line 9 */
  3133. #define EXTI_PR_PR10 ((uint32_t)0x00000400) /*!< Pending bit for line 10 */
  3134. #define EXTI_PR_PR11 ((uint32_t)0x00000800) /*!< Pending bit for line 11 */
  3135. #define EXTI_PR_PR12 ((uint32_t)0x00001000) /*!< Pending bit for line 12 */
  3136. #define EXTI_PR_PR13 ((uint32_t)0x00002000) /*!< Pending bit for line 13 */
  3137. #define EXTI_PR_PR14 ((uint32_t)0x00004000) /*!< Pending bit for line 14 */
  3138. #define EXTI_PR_PR15 ((uint32_t)0x00008000) /*!< Pending bit for line 15 */
  3139. #define EXTI_PR_PR16 ((uint32_t)0x00010000) /*!< Pending bit for line 16 */
  3140. #define EXTI_PR_PR17 ((uint32_t)0x00020000) /*!< Pending bit for line 17 */
  3141. #define EXTI_PR_PR18 ((uint32_t)0x00040000) /*!< Pending bit for line 18 */
  3142. #define EXTI_PR_PR19 ((uint32_t)0x00080000) /*!< Pending bit for line 19 */
  3143. /******************************************************************************/
  3144. /* */
  3145. /* FLASH */
  3146. /* */
  3147. /******************************************************************************/
  3148. /******************* Bits definition for FLASH_ACR register *****************/
  3149. #define FLASH_ACR_LATENCY ((uint32_t)0x0000000F)
  3150. #define FLASH_ACR_LATENCY_0WS ((uint32_t)0x00000000)
  3151. #define FLASH_ACR_LATENCY_1WS ((uint32_t)0x00000001)
  3152. #define FLASH_ACR_LATENCY_2WS ((uint32_t)0x00000002)
  3153. #define FLASH_ACR_LATENCY_3WS ((uint32_t)0x00000003)
  3154. #define FLASH_ACR_LATENCY_4WS ((uint32_t)0x00000004)
  3155. #define FLASH_ACR_LATENCY_5WS ((uint32_t)0x00000005)
  3156. #define FLASH_ACR_LATENCY_6WS ((uint32_t)0x00000006)
  3157. #define FLASH_ACR_LATENCY_7WS ((uint32_t)0x00000007)
  3158. #define FLASH_ACR_PRFTEN ((uint32_t)0x00000100)
  3159. #define FLASH_ACR_ICEN ((uint32_t)0x00000200)
  3160. #define FLASH_ACR_DCEN ((uint32_t)0x00000400)
  3161. #define FLASH_ACR_ICRST ((uint32_t)0x00000800)
  3162. #define FLASH_ACR_DCRST ((uint32_t)0x00001000)
  3163. #define FLASH_ACR_BYTE0_ADDRESS ((uint32_t)0x40023C00)
  3164. #define FLASH_ACR_BYTE2_ADDRESS ((uint32_t)0x40023C03)
  3165. /******************* Bits definition for FLASH_SR register ******************/
  3166. #define FLASH_SR_EOP ((uint32_t)0x00000001)
  3167. #define FLASH_SR_SOP ((uint32_t)0x00000002)
  3168. #define FLASH_SR_WRPERR ((uint32_t)0x00000010)
  3169. #define FLASH_SR_PGAERR ((uint32_t)0x00000020)
  3170. #define FLASH_SR_PGPERR ((uint32_t)0x00000040)
  3171. #define FLASH_SR_PGSERR ((uint32_t)0x00000080)
  3172. #define FLASH_SR_BSY ((uint32_t)0x00010000)
  3173. /******************* Bits definition for FLASH_CR register ******************/
  3174. #define FLASH_CR_PG ((uint32_t)0x00000001)
  3175. #define FLASH_CR_SER ((uint32_t)0x00000002)
  3176. #define FLASH_CR_MER ((uint32_t)0x00000004)
  3177. #define FLASH_CR_SNB ((uint32_t)0x000000F8)
  3178. #define FLASH_CR_SNB_0 ((uint32_t)0x00000008)
  3179. #define FLASH_CR_SNB_1 ((uint32_t)0x00000010)
  3180. #define FLASH_CR_SNB_2 ((uint32_t)0x00000020)
  3181. #define FLASH_CR_SNB_3 ((uint32_t)0x00000040)
  3182. #define FLASH_CR_SNB_4 ((uint32_t)0x00000080)
  3183. #define FLASH_CR_PSIZE ((uint32_t)0x00000300)
  3184. #define FLASH_CR_PSIZE_0 ((uint32_t)0x00000100)
  3185. #define FLASH_CR_PSIZE_1 ((uint32_t)0x00000200)
  3186. #define FLASH_CR_STRT ((uint32_t)0x00010000)
  3187. #define FLASH_CR_EOPIE ((uint32_t)0x01000000)
  3188. #define FLASH_CR_LOCK ((uint32_t)0x80000000)
  3189. /******************* Bits definition for FLASH_OPTCR register ***************/
  3190. #define FLASH_OPTCR_OPTLOCK ((uint32_t)0x00000001)
  3191. #define FLASH_OPTCR_OPTSTRT ((uint32_t)0x00000002)
  3192. #define FLASH_OPTCR_BOR_LEV_0 ((uint32_t)0x00000004)
  3193. #define FLASH_OPTCR_BOR_LEV_1 ((uint32_t)0x00000008)
  3194. #define FLASH_OPTCR_BOR_LEV ((uint32_t)0x0000000C)
  3195. #define FLASH_OPTCR_WDG_SW ((uint32_t)0x00000020)
  3196. #define FLASH_OPTCR_nRST_STOP ((uint32_t)0x00000040)
  3197. #define FLASH_OPTCR_nRST_STDBY ((uint32_t)0x00000080)
  3198. #define FLASH_OPTCR_RDP ((uint32_t)0x0000FF00)
  3199. #define FLASH_OPTCR_RDP_0 ((uint32_t)0x00000100)
  3200. #define FLASH_OPTCR_RDP_1 ((uint32_t)0x00000200)
  3201. #define FLASH_OPTCR_RDP_2 ((uint32_t)0x00000400)
  3202. #define FLASH_OPTCR_RDP_3 ((uint32_t)0x00000800)
  3203. #define FLASH_OPTCR_RDP_4 ((uint32_t)0x00001000)
  3204. #define FLASH_OPTCR_RDP_5 ((uint32_t)0x00002000)
  3205. #define FLASH_OPTCR_RDP_6 ((uint32_t)0x00004000)
  3206. #define FLASH_OPTCR_RDP_7 ((uint32_t)0x00008000)
  3207. #define FLASH_OPTCR_nWRP ((uint32_t)0x0FFF0000)
  3208. #define FLASH_OPTCR_nWRP_0 ((uint32_t)0x00010000)
  3209. #define FLASH_OPTCR_nWRP_1 ((uint32_t)0x00020000)
  3210. #define FLASH_OPTCR_nWRP_2 ((uint32_t)0x00040000)
  3211. #define FLASH_OPTCR_nWRP_3 ((uint32_t)0x00080000)
  3212. #define FLASH_OPTCR_nWRP_4 ((uint32_t)0x00100000)
  3213. #define FLASH_OPTCR_nWRP_5 ((uint32_t)0x00200000)
  3214. #define FLASH_OPTCR_nWRP_6 ((uint32_t)0x00400000)
  3215. #define FLASH_OPTCR_nWRP_7 ((uint32_t)0x00800000)
  3216. #define FLASH_OPTCR_nWRP_8 ((uint32_t)0x01000000)
  3217. #define FLASH_OPTCR_nWRP_9 ((uint32_t)0x02000000)
  3218. #define FLASH_OPTCR_nWRP_10 ((uint32_t)0x04000000)
  3219. #define FLASH_OPTCR_nWRP_11 ((uint32_t)0x08000000)
  3220. /****************** Bits definition for FLASH_OPTCR1 register ***************/
  3221. #define FLASH_OPTCR1_nWRP ((uint32_t)0x0FFF0000)
  3222. #define FLASH_OPTCR1_nWRP_0 ((uint32_t)0x00010000)
  3223. #define FLASH_OPTCR1_nWRP_1 ((uint32_t)0x00020000)
  3224. #define FLASH_OPTCR1_nWRP_2 ((uint32_t)0x00040000)
  3225. #define FLASH_OPTCR1_nWRP_3 ((uint32_t)0x00080000)
  3226. #define FLASH_OPTCR1_nWRP_4 ((uint32_t)0x00100000)
  3227. #define FLASH_OPTCR1_nWRP_5 ((uint32_t)0x00200000)
  3228. #define FLASH_OPTCR1_nWRP_6 ((uint32_t)0x00400000)
  3229. #define FLASH_OPTCR1_nWRP_7 ((uint32_t)0x00800000)
  3230. #define FLASH_OPTCR1_nWRP_8 ((uint32_t)0x01000000)
  3231. #define FLASH_OPTCR1_nWRP_9 ((uint32_t)0x02000000)
  3232. #define FLASH_OPTCR1_nWRP_10 ((uint32_t)0x04000000)
  3233. #define FLASH_OPTCR1_nWRP_11 ((uint32_t)0x08000000)
  3234. /******************************************************************************/
  3235. /* */
  3236. /* Flexible Static Memory Controller */
  3237. /* */
  3238. /******************************************************************************/
  3239. /****************** Bit definition for FSMC_BCR1 register *******************/
  3240. #define FSMC_BCR1_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
  3241. #define FSMC_BCR1_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
  3242. #define FSMC_BCR1_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
  3243. #define FSMC_BCR1_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  3244. #define FSMC_BCR1_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  3245. #define FSMC_BCR1_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
  3246. #define FSMC_BCR1_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3247. #define FSMC_BCR1_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3248. #define FSMC_BCR1_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
  3249. #define FSMC_BCR1_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
  3250. #define FSMC_BCR1_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
  3251. #define FSMC_BCR1_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
  3252. #define FSMC_BCR1_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
  3253. #define FSMC_BCR1_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
  3254. #define FSMC_BCR1_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
  3255. #define FSMC_BCR1_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
  3256. #define FSMC_BCR1_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
  3257. #define FSMC_BCR1_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
  3258. /****************** Bit definition for FSMC_BCR2 register *******************/
  3259. #define FSMC_BCR2_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
  3260. #define FSMC_BCR2_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
  3261. #define FSMC_BCR2_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
  3262. #define FSMC_BCR2_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  3263. #define FSMC_BCR2_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  3264. #define FSMC_BCR2_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
  3265. #define FSMC_BCR2_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3266. #define FSMC_BCR2_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3267. #define FSMC_BCR2_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
  3268. #define FSMC_BCR2_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
  3269. #define FSMC_BCR2_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
  3270. #define FSMC_BCR2_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
  3271. #define FSMC_BCR2_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
  3272. #define FSMC_BCR2_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
  3273. #define FSMC_BCR2_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
  3274. #define FSMC_BCR2_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
  3275. #define FSMC_BCR2_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
  3276. #define FSMC_BCR2_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
  3277. /****************** Bit definition for FSMC_BCR3 register *******************/
  3278. #define FSMC_BCR3_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
  3279. #define FSMC_BCR3_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
  3280. #define FSMC_BCR3_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
  3281. #define FSMC_BCR3_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  3282. #define FSMC_BCR3_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  3283. #define FSMC_BCR3_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
  3284. #define FSMC_BCR3_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3285. #define FSMC_BCR3_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3286. #define FSMC_BCR3_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
  3287. #define FSMC_BCR3_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
  3288. #define FSMC_BCR3_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
  3289. #define FSMC_BCR3_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
  3290. #define FSMC_BCR3_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
  3291. #define FSMC_BCR3_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
  3292. #define FSMC_BCR3_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
  3293. #define FSMC_BCR3_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
  3294. #define FSMC_BCR3_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
  3295. #define FSMC_BCR3_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
  3296. /****************** Bit definition for FSMC_BCR4 register *******************/
  3297. #define FSMC_BCR4_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */
  3298. #define FSMC_BCR4_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */
  3299. #define FSMC_BCR4_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */
  3300. #define FSMC_BCR4_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  3301. #define FSMC_BCR4_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  3302. #define FSMC_BCR4_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */
  3303. #define FSMC_BCR4_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3304. #define FSMC_BCR4_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3305. #define FSMC_BCR4_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */
  3306. #define FSMC_BCR4_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */
  3307. #define FSMC_BCR4_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */
  3308. #define FSMC_BCR4_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */
  3309. #define FSMC_BCR4_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */
  3310. #define FSMC_BCR4_WREN ((uint32_t)0x00001000) /*!<Write enable bit */
  3311. #define FSMC_BCR4_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */
  3312. #define FSMC_BCR4_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */
  3313. #define FSMC_BCR4_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */
  3314. #define FSMC_BCR4_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */
  3315. /****************** Bit definition for FSMC_BTR1 register ******************/
  3316. #define FSMC_BTR1_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3317. #define FSMC_BTR1_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3318. #define FSMC_BTR1_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3319. #define FSMC_BTR1_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3320. #define FSMC_BTR1_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3321. #define FSMC_BTR1_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3322. #define FSMC_BTR1_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3323. #define FSMC_BTR1_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3324. #define FSMC_BTR1_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3325. #define FSMC_BTR1_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3326. #define FSMC_BTR1_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3327. #define FSMC_BTR1_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3328. #define FSMC_BTR1_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3329. #define FSMC_BTR1_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3330. #define FSMC_BTR1_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3331. #define FSMC_BTR1_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3332. #define FSMC_BTR1_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3333. #define FSMC_BTR1_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3334. #define FSMC_BTR1_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3335. #define FSMC_BTR1_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3336. #define FSMC_BTR1_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3337. #define FSMC_BTR1_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  3338. #define FSMC_BTR1_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  3339. #define FSMC_BTR1_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  3340. #define FSMC_BTR1_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  3341. #define FSMC_BTR1_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
  3342. #define FSMC_BTR1_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3343. #define FSMC_BTR1_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3344. #define FSMC_BTR1_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3345. #define FSMC_BTR1_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3346. #define FSMC_BTR1_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3347. #define FSMC_BTR1_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3348. #define FSMC_BTR1_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3349. /****************** Bit definition for FSMC_BTR2 register *******************/
  3350. #define FSMC_BTR2_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3351. #define FSMC_BTR2_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3352. #define FSMC_BTR2_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3353. #define FSMC_BTR2_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3354. #define FSMC_BTR2_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3355. #define FSMC_BTR2_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3356. #define FSMC_BTR2_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3357. #define FSMC_BTR2_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3358. #define FSMC_BTR2_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3359. #define FSMC_BTR2_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3360. #define FSMC_BTR2_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3361. #define FSMC_BTR2_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3362. #define FSMC_BTR2_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3363. #define FSMC_BTR2_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3364. #define FSMC_BTR2_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3365. #define FSMC_BTR2_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3366. #define FSMC_BTR2_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3367. #define FSMC_BTR2_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3368. #define FSMC_BTR2_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3369. #define FSMC_BTR2_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3370. #define FSMC_BTR2_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3371. #define FSMC_BTR2_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  3372. #define FSMC_BTR2_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  3373. #define FSMC_BTR2_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  3374. #define FSMC_BTR2_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  3375. #define FSMC_BTR2_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
  3376. #define FSMC_BTR2_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3377. #define FSMC_BTR2_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3378. #define FSMC_BTR2_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3379. #define FSMC_BTR2_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3380. #define FSMC_BTR2_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3381. #define FSMC_BTR2_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3382. #define FSMC_BTR2_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3383. /******************* Bit definition for FSMC_BTR3 register *******************/
  3384. #define FSMC_BTR3_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3385. #define FSMC_BTR3_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3386. #define FSMC_BTR3_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3387. #define FSMC_BTR3_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3388. #define FSMC_BTR3_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3389. #define FSMC_BTR3_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3390. #define FSMC_BTR3_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3391. #define FSMC_BTR3_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3392. #define FSMC_BTR3_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3393. #define FSMC_BTR3_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3394. #define FSMC_BTR3_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3395. #define FSMC_BTR3_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3396. #define FSMC_BTR3_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3397. #define FSMC_BTR3_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3398. #define FSMC_BTR3_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3399. #define FSMC_BTR3_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3400. #define FSMC_BTR3_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3401. #define FSMC_BTR3_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3402. #define FSMC_BTR3_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3403. #define FSMC_BTR3_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3404. #define FSMC_BTR3_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3405. #define FSMC_BTR3_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  3406. #define FSMC_BTR3_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  3407. #define FSMC_BTR3_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  3408. #define FSMC_BTR3_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  3409. #define FSMC_BTR3_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
  3410. #define FSMC_BTR3_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3411. #define FSMC_BTR3_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3412. #define FSMC_BTR3_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3413. #define FSMC_BTR3_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3414. #define FSMC_BTR3_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3415. #define FSMC_BTR3_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3416. #define FSMC_BTR3_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3417. /****************** Bit definition for FSMC_BTR4 register *******************/
  3418. #define FSMC_BTR4_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3419. #define FSMC_BTR4_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3420. #define FSMC_BTR4_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3421. #define FSMC_BTR4_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3422. #define FSMC_BTR4_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3423. #define FSMC_BTR4_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3424. #define FSMC_BTR4_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3425. #define FSMC_BTR4_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3426. #define FSMC_BTR4_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3427. #define FSMC_BTR4_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3428. #define FSMC_BTR4_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3429. #define FSMC_BTR4_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3430. #define FSMC_BTR4_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3431. #define FSMC_BTR4_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3432. #define FSMC_BTR4_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3433. #define FSMC_BTR4_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3434. #define FSMC_BTR4_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3435. #define FSMC_BTR4_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3436. #define FSMC_BTR4_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3437. #define FSMC_BTR4_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3438. #define FSMC_BTR4_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3439. #define FSMC_BTR4_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  3440. #define FSMC_BTR4_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  3441. #define FSMC_BTR4_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  3442. #define FSMC_BTR4_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  3443. #define FSMC_BTR4_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
  3444. #define FSMC_BTR4_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3445. #define FSMC_BTR4_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3446. #define FSMC_BTR4_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3447. #define FSMC_BTR4_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3448. #define FSMC_BTR4_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3449. #define FSMC_BTR4_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3450. #define FSMC_BTR4_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3451. /****************** Bit definition for FSMC_BWTR1 register ******************/
  3452. #define FSMC_BWTR1_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3453. #define FSMC_BWTR1_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3454. #define FSMC_BWTR1_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3455. #define FSMC_BWTR1_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3456. #define FSMC_BWTR1_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3457. #define FSMC_BWTR1_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3458. #define FSMC_BWTR1_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3459. #define FSMC_BWTR1_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3460. #define FSMC_BWTR1_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3461. #define FSMC_BWTR1_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3462. #define FSMC_BWTR1_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3463. #define FSMC_BWTR1_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3464. #define FSMC_BWTR1_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3465. #define FSMC_BWTR1_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3466. #define FSMC_BWTR1_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3467. #define FSMC_BWTR1_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3468. #define FSMC_BWTR1_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  3469. #define FSMC_BWTR1_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  3470. #define FSMC_BWTR1_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  3471. #define FSMC_BWTR1_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  3472. #define FSMC_BWTR1_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
  3473. #define FSMC_BWTR1_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3474. #define FSMC_BWTR1_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3475. #define FSMC_BWTR1_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3476. #define FSMC_BWTR1_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3477. #define FSMC_BWTR1_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3478. #define FSMC_BWTR1_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3479. #define FSMC_BWTR1_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3480. /****************** Bit definition for FSMC_BWTR2 register ******************/
  3481. #define FSMC_BWTR2_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3482. #define FSMC_BWTR2_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3483. #define FSMC_BWTR2_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3484. #define FSMC_BWTR2_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3485. #define FSMC_BWTR2_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3486. #define FSMC_BWTR2_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3487. #define FSMC_BWTR2_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3488. #define FSMC_BWTR2_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3489. #define FSMC_BWTR2_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3490. #define FSMC_BWTR2_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3491. #define FSMC_BWTR2_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3492. #define FSMC_BWTR2_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3493. #define FSMC_BWTR2_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3494. #define FSMC_BWTR2_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3495. #define FSMC_BWTR2_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3496. #define FSMC_BWTR2_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3497. #define FSMC_BWTR2_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  3498. #define FSMC_BWTR2_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1*/
  3499. #define FSMC_BWTR2_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  3500. #define FSMC_BWTR2_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  3501. #define FSMC_BWTR2_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
  3502. #define FSMC_BWTR2_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3503. #define FSMC_BWTR2_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3504. #define FSMC_BWTR2_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3505. #define FSMC_BWTR2_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3506. #define FSMC_BWTR2_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3507. #define FSMC_BWTR2_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3508. #define FSMC_BWTR2_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3509. /****************** Bit definition for FSMC_BWTR3 register ******************/
  3510. #define FSMC_BWTR3_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3511. #define FSMC_BWTR3_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3512. #define FSMC_BWTR3_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3513. #define FSMC_BWTR3_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3514. #define FSMC_BWTR3_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3515. #define FSMC_BWTR3_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3516. #define FSMC_BWTR3_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3517. #define FSMC_BWTR3_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3518. #define FSMC_BWTR3_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3519. #define FSMC_BWTR3_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3520. #define FSMC_BWTR3_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3521. #define FSMC_BWTR3_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3522. #define FSMC_BWTR3_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3523. #define FSMC_BWTR3_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3524. #define FSMC_BWTR3_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3525. #define FSMC_BWTR3_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3526. #define FSMC_BWTR3_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  3527. #define FSMC_BWTR3_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  3528. #define FSMC_BWTR3_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  3529. #define FSMC_BWTR3_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  3530. #define FSMC_BWTR3_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
  3531. #define FSMC_BWTR3_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3532. #define FSMC_BWTR3_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3533. #define FSMC_BWTR3_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3534. #define FSMC_BWTR3_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3535. #define FSMC_BWTR3_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3536. #define FSMC_BWTR3_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3537. #define FSMC_BWTR3_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3538. /****************** Bit definition for FSMC_BWTR4 register ******************/
  3539. #define FSMC_BWTR4_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3540. #define FSMC_BWTR4_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3541. #define FSMC_BWTR4_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3542. #define FSMC_BWTR4_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3543. #define FSMC_BWTR4_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3544. #define FSMC_BWTR4_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3545. #define FSMC_BWTR4_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3546. #define FSMC_BWTR4_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3547. #define FSMC_BWTR4_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  3548. #define FSMC_BWTR4_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  3549. #define FSMC_BWTR4_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */
  3550. #define FSMC_BWTR4_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3551. #define FSMC_BWTR4_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3552. #define FSMC_BWTR4_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3553. #define FSMC_BWTR4_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3554. #define FSMC_BWTR4_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3555. #define FSMC_BWTR4_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  3556. #define FSMC_BWTR4_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  3557. #define FSMC_BWTR4_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */
  3558. #define FSMC_BWTR4_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */
  3559. #define FSMC_BWTR4_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */
  3560. #define FSMC_BWTR4_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3561. #define FSMC_BWTR4_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3562. #define FSMC_BWTR4_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3563. #define FSMC_BWTR4_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3564. #define FSMC_BWTR4_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */
  3565. #define FSMC_BWTR4_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */
  3566. #define FSMC_BWTR4_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */
  3567. /****************** Bit definition for FSMC_PCR2 register *******************/
  3568. #define FSMC_PCR2_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */
  3569. #define FSMC_PCR2_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */
  3570. #define FSMC_PCR2_PTYP ((uint32_t)0x00000008) /*!<Memory type */
  3571. #define FSMC_PCR2_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */
  3572. #define FSMC_PCR2_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3573. #define FSMC_PCR2_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3574. #define FSMC_PCR2_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */
  3575. #define FSMC_PCR2_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */
  3576. #define FSMC_PCR2_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */
  3577. #define FSMC_PCR2_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */
  3578. #define FSMC_PCR2_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */
  3579. #define FSMC_PCR2_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */
  3580. #define FSMC_PCR2_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */
  3581. #define FSMC_PCR2_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */
  3582. #define FSMC_PCR2_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */
  3583. #define FSMC_PCR2_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */
  3584. #define FSMC_PCR2_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */
  3585. #define FSMC_PCR2_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[1:0] bits (ECC page size) */
  3586. #define FSMC_PCR2_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
  3587. #define FSMC_PCR2_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
  3588. #define FSMC_PCR2_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
  3589. /****************** Bit definition for FSMC_PCR3 register *******************/
  3590. #define FSMC_PCR3_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */
  3591. #define FSMC_PCR3_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */
  3592. #define FSMC_PCR3_PTYP ((uint32_t)0x00000008) /*!<Memory type */
  3593. #define FSMC_PCR3_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */
  3594. #define FSMC_PCR3_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3595. #define FSMC_PCR3_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3596. #define FSMC_PCR3_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */
  3597. #define FSMC_PCR3_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */
  3598. #define FSMC_PCR3_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */
  3599. #define FSMC_PCR3_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */
  3600. #define FSMC_PCR3_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */
  3601. #define FSMC_PCR3_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */
  3602. #define FSMC_PCR3_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */
  3603. #define FSMC_PCR3_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */
  3604. #define FSMC_PCR3_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */
  3605. #define FSMC_PCR3_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */
  3606. #define FSMC_PCR3_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */
  3607. #define FSMC_PCR3_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[2:0] bits (ECC page size) */
  3608. #define FSMC_PCR3_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
  3609. #define FSMC_PCR3_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
  3610. #define FSMC_PCR3_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
  3611. /****************** Bit definition for FSMC_PCR4 register *******************/
  3612. #define FSMC_PCR4_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */
  3613. #define FSMC_PCR4_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */
  3614. #define FSMC_PCR4_PTYP ((uint32_t)0x00000008) /*!<Memory type */
  3615. #define FSMC_PCR4_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */
  3616. #define FSMC_PCR4_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  3617. #define FSMC_PCR4_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  3618. #define FSMC_PCR4_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */
  3619. #define FSMC_PCR4_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */
  3620. #define FSMC_PCR4_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */
  3621. #define FSMC_PCR4_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */
  3622. #define FSMC_PCR4_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */
  3623. #define FSMC_PCR4_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */
  3624. #define FSMC_PCR4_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */
  3625. #define FSMC_PCR4_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */
  3626. #define FSMC_PCR4_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */
  3627. #define FSMC_PCR4_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */
  3628. #define FSMC_PCR4_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */
  3629. #define FSMC_PCR4_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[2:0] bits (ECC page size) */
  3630. #define FSMC_PCR4_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
  3631. #define FSMC_PCR4_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
  3632. #define FSMC_PCR4_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
  3633. /******************* Bit definition for FSMC_SR2 register *******************/
  3634. #define FSMC_SR2_IRS ((uint32_t)0x01) /*!<Interrupt Rising Edge status */
  3635. #define FSMC_SR2_ILS ((uint32_t)0x02) /*!<Interrupt Level status */
  3636. #define FSMC_SR2_IFS ((uint32_t)0x04) /*!<Interrupt Falling Edge status */
  3637. #define FSMC_SR2_IREN ((uint32_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */
  3638. #define FSMC_SR2_ILEN ((uint32_t)0x10) /*!<Interrupt Level detection Enable bit */
  3639. #define FSMC_SR2_IFEN ((uint32_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */
  3640. #define FSMC_SR2_FEMPT ((uint32_t)0x40) /*!<FIFO empty */
  3641. /******************* Bit definition for FSMC_SR3 register *******************/
  3642. #define FSMC_SR3_IRS ((uint32_t)0x01) /*!<Interrupt Rising Edge status */
  3643. #define FSMC_SR3_ILS ((uint32_t)0x02) /*!<Interrupt Level status */
  3644. #define FSMC_SR3_IFS ((uint32_t)0x04) /*!<Interrupt Falling Edge status */
  3645. #define FSMC_SR3_IREN ((uint32_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */
  3646. #define FSMC_SR3_ILEN ((uint32_t)0x10) /*!<Interrupt Level detection Enable bit */
  3647. #define FSMC_SR3_IFEN ((uint32_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */
  3648. #define FSMC_SR3_FEMPT ((uint32_t)0x40) /*!<FIFO empty */
  3649. /******************* Bit definition for FSMC_SR4 register *******************/
  3650. #define FSMC_SR4_IRS ((uint32_t)0x01) /*!<Interrupt Rising Edge status */
  3651. #define FSMC_SR4_ILS ((uint32_t)0x02) /*!<Interrupt Level status */
  3652. #define FSMC_SR4_IFS ((uint32_t)0x04) /*!<Interrupt Falling Edge status */
  3653. #define FSMC_SR4_IREN ((uint32_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */
  3654. #define FSMC_SR4_ILEN ((uint32_t)0x10) /*!<Interrupt Level detection Enable bit */
  3655. #define FSMC_SR4_IFEN ((uint32_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */
  3656. #define FSMC_SR4_FEMPT ((uint32_t)0x40) /*!<FIFO empty */
  3657. /****************** Bit definition for FSMC_PMEM2 register ******************/
  3658. #define FSMC_PMEM2_MEMSET2 ((uint32_t)0x000000FF) /*!<MEMSET2[7:0] bits (Common memory 2 setup time) */
  3659. #define FSMC_PMEM2_MEMSET2_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3660. #define FSMC_PMEM2_MEMSET2_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3661. #define FSMC_PMEM2_MEMSET2_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3662. #define FSMC_PMEM2_MEMSET2_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3663. #define FSMC_PMEM2_MEMSET2_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  3664. #define FSMC_PMEM2_MEMSET2_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  3665. #define FSMC_PMEM2_MEMSET2_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  3666. #define FSMC_PMEM2_MEMSET2_7 ((uint32_t)0x00000080) /*!<Bit 7 */
  3667. #define FSMC_PMEM2_MEMWAIT2 ((uint32_t)0x0000FF00) /*!<MEMWAIT2[7:0] bits (Common memory 2 wait time) */
  3668. #define FSMC_PMEM2_MEMWAIT2_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3669. #define FSMC_PMEM2_MEMWAIT2_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3670. #define FSMC_PMEM2_MEMWAIT2_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3671. #define FSMC_PMEM2_MEMWAIT2_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3672. #define FSMC_PMEM2_MEMWAIT2_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3673. #define FSMC_PMEM2_MEMWAIT2_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3674. #define FSMC_PMEM2_MEMWAIT2_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3675. #define FSMC_PMEM2_MEMWAIT2_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3676. #define FSMC_PMEM2_MEMHOLD2 ((uint32_t)0x00FF0000) /*!<MEMHOLD2[7:0] bits (Common memory 2 hold time) */
  3677. #define FSMC_PMEM2_MEMHOLD2_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3678. #define FSMC_PMEM2_MEMHOLD2_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3679. #define FSMC_PMEM2_MEMHOLD2_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3680. #define FSMC_PMEM2_MEMHOLD2_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3681. #define FSMC_PMEM2_MEMHOLD2_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  3682. #define FSMC_PMEM2_MEMHOLD2_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  3683. #define FSMC_PMEM2_MEMHOLD2_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  3684. #define FSMC_PMEM2_MEMHOLD2_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  3685. #define FSMC_PMEM2_MEMHIZ2 ((uint32_t)0xFF000000) /*!<MEMHIZ2[7:0] bits (Common memory 2 databus HiZ time) */
  3686. #define FSMC_PMEM2_MEMHIZ2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3687. #define FSMC_PMEM2_MEMHIZ2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3688. #define FSMC_PMEM2_MEMHIZ2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3689. #define FSMC_PMEM2_MEMHIZ2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3690. #define FSMC_PMEM2_MEMHIZ2_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  3691. #define FSMC_PMEM2_MEMHIZ2_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  3692. #define FSMC_PMEM2_MEMHIZ2_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  3693. #define FSMC_PMEM2_MEMHIZ2_7 ((uint32_t)0x80000000) /*!<Bit 7 */
  3694. /****************** Bit definition for FSMC_PMEM3 register ******************/
  3695. #define FSMC_PMEM3_MEMSET3 ((uint32_t)0x000000FF) /*!<MEMSET3[7:0] bits (Common memory 3 setup time) */
  3696. #define FSMC_PMEM3_MEMSET3_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3697. #define FSMC_PMEM3_MEMSET3_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3698. #define FSMC_PMEM3_MEMSET3_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3699. #define FSMC_PMEM3_MEMSET3_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3700. #define FSMC_PMEM3_MEMSET3_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  3701. #define FSMC_PMEM3_MEMSET3_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  3702. #define FSMC_PMEM3_MEMSET3_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  3703. #define FSMC_PMEM3_MEMSET3_7 ((uint32_t)0x00000080) /*!<Bit 7 */
  3704. #define FSMC_PMEM3_MEMWAIT3 ((uint32_t)0x0000FF00) /*!<MEMWAIT3[7:0] bits (Common memory 3 wait time) */
  3705. #define FSMC_PMEM3_MEMWAIT3_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3706. #define FSMC_PMEM3_MEMWAIT3_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3707. #define FSMC_PMEM3_MEMWAIT3_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3708. #define FSMC_PMEM3_MEMWAIT3_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3709. #define FSMC_PMEM3_MEMWAIT3_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3710. #define FSMC_PMEM3_MEMWAIT3_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3711. #define FSMC_PMEM3_MEMWAIT3_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3712. #define FSMC_PMEM3_MEMWAIT3_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3713. #define FSMC_PMEM3_MEMHOLD3 ((uint32_t)0x00FF0000) /*!<MEMHOLD3[7:0] bits (Common memory 3 hold time) */
  3714. #define FSMC_PMEM3_MEMHOLD3_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3715. #define FSMC_PMEM3_MEMHOLD3_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3716. #define FSMC_PMEM3_MEMHOLD3_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3717. #define FSMC_PMEM3_MEMHOLD3_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3718. #define FSMC_PMEM3_MEMHOLD3_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  3719. #define FSMC_PMEM3_MEMHOLD3_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  3720. #define FSMC_PMEM3_MEMHOLD3_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  3721. #define FSMC_PMEM3_MEMHOLD3_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  3722. #define FSMC_PMEM3_MEMHIZ3 ((uint32_t)0xFF000000) /*!<MEMHIZ3[7:0] bits (Common memory 3 databus HiZ time) */
  3723. #define FSMC_PMEM3_MEMHIZ3_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3724. #define FSMC_PMEM3_MEMHIZ3_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3725. #define FSMC_PMEM3_MEMHIZ3_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3726. #define FSMC_PMEM3_MEMHIZ3_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3727. #define FSMC_PMEM3_MEMHIZ3_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  3728. #define FSMC_PMEM3_MEMHIZ3_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  3729. #define FSMC_PMEM3_MEMHIZ3_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  3730. #define FSMC_PMEM3_MEMHIZ3_7 ((uint32_t)0x80000000) /*!<Bit 7 */
  3731. /****************** Bit definition for FSMC_PMEM4 register ******************/
  3732. #define FSMC_PMEM4_MEMSET4 ((uint32_t)0x000000FF) /*!<MEMSET4[7:0] bits (Common memory 4 setup time) */
  3733. #define FSMC_PMEM4_MEMSET4_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3734. #define FSMC_PMEM4_MEMSET4_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3735. #define FSMC_PMEM4_MEMSET4_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3736. #define FSMC_PMEM4_MEMSET4_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3737. #define FSMC_PMEM4_MEMSET4_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  3738. #define FSMC_PMEM4_MEMSET4_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  3739. #define FSMC_PMEM4_MEMSET4_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  3740. #define FSMC_PMEM4_MEMSET4_7 ((uint32_t)0x00000080) /*!<Bit 7 */
  3741. #define FSMC_PMEM4_MEMWAIT4 ((uint32_t)0x0000FF00) /*!<MEMWAIT4[7:0] bits (Common memory 4 wait time) */
  3742. #define FSMC_PMEM4_MEMWAIT4_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3743. #define FSMC_PMEM4_MEMWAIT4_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3744. #define FSMC_PMEM4_MEMWAIT4_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3745. #define FSMC_PMEM4_MEMWAIT4_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3746. #define FSMC_PMEM4_MEMWAIT4_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3747. #define FSMC_PMEM4_MEMWAIT4_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3748. #define FSMC_PMEM4_MEMWAIT4_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3749. #define FSMC_PMEM4_MEMWAIT4_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3750. #define FSMC_PMEM4_MEMHOLD4 ((uint32_t)0x00FF0000) /*!<MEMHOLD4[7:0] bits (Common memory 4 hold time) */
  3751. #define FSMC_PMEM4_MEMHOLD4_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3752. #define FSMC_PMEM4_MEMHOLD4_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3753. #define FSMC_PMEM4_MEMHOLD4_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3754. #define FSMC_PMEM4_MEMHOLD4_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3755. #define FSMC_PMEM4_MEMHOLD4_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  3756. #define FSMC_PMEM4_MEMHOLD4_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  3757. #define FSMC_PMEM4_MEMHOLD4_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  3758. #define FSMC_PMEM4_MEMHOLD4_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  3759. #define FSMC_PMEM4_MEMHIZ4 ((uint32_t)0xFF000000) /*!<MEMHIZ4[7:0] bits (Common memory 4 databus HiZ time) */
  3760. #define FSMC_PMEM4_MEMHIZ4_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3761. #define FSMC_PMEM4_MEMHIZ4_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3762. #define FSMC_PMEM4_MEMHIZ4_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3763. #define FSMC_PMEM4_MEMHIZ4_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3764. #define FSMC_PMEM4_MEMHIZ4_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  3765. #define FSMC_PMEM4_MEMHIZ4_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  3766. #define FSMC_PMEM4_MEMHIZ4_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  3767. #define FSMC_PMEM4_MEMHIZ4_7 ((uint32_t)0x80000000) /*!<Bit 7 */
  3768. /****************** Bit definition for FSMC_PATT2 register ******************/
  3769. #define FSMC_PATT2_ATTSET2 ((uint32_t)0x000000FF) /*!<ATTSET2[7:0] bits (Attribute memory 2 setup time) */
  3770. #define FSMC_PATT2_ATTSET2_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3771. #define FSMC_PATT2_ATTSET2_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3772. #define FSMC_PATT2_ATTSET2_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3773. #define FSMC_PATT2_ATTSET2_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3774. #define FSMC_PATT2_ATTSET2_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  3775. #define FSMC_PATT2_ATTSET2_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  3776. #define FSMC_PATT2_ATTSET2_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  3777. #define FSMC_PATT2_ATTSET2_7 ((uint32_t)0x00000080) /*!<Bit 7 */
  3778. #define FSMC_PATT2_ATTWAIT2 ((uint32_t)0x0000FF00) /*!<ATTWAIT2[7:0] bits (Attribute memory 2 wait time) */
  3779. #define FSMC_PATT2_ATTWAIT2_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3780. #define FSMC_PATT2_ATTWAIT2_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3781. #define FSMC_PATT2_ATTWAIT2_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3782. #define FSMC_PATT2_ATTWAIT2_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3783. #define FSMC_PATT2_ATTWAIT2_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3784. #define FSMC_PATT2_ATTWAIT2_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3785. #define FSMC_PATT2_ATTWAIT2_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3786. #define FSMC_PATT2_ATTWAIT2_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3787. #define FSMC_PATT2_ATTHOLD2 ((uint32_t)0x00FF0000) /*!<ATTHOLD2[7:0] bits (Attribute memory 2 hold time) */
  3788. #define FSMC_PATT2_ATTHOLD2_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3789. #define FSMC_PATT2_ATTHOLD2_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3790. #define FSMC_PATT2_ATTHOLD2_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3791. #define FSMC_PATT2_ATTHOLD2_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3792. #define FSMC_PATT2_ATTHOLD2_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  3793. #define FSMC_PATT2_ATTHOLD2_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  3794. #define FSMC_PATT2_ATTHOLD2_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  3795. #define FSMC_PATT2_ATTHOLD2_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  3796. #define FSMC_PATT2_ATTHIZ2 ((uint32_t)0xFF000000) /*!<ATTHIZ2[7:0] bits (Attribute memory 2 databus HiZ time) */
  3797. #define FSMC_PATT2_ATTHIZ2_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3798. #define FSMC_PATT2_ATTHIZ2_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3799. #define FSMC_PATT2_ATTHIZ2_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3800. #define FSMC_PATT2_ATTHIZ2_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3801. #define FSMC_PATT2_ATTHIZ2_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  3802. #define FSMC_PATT2_ATTHIZ2_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  3803. #define FSMC_PATT2_ATTHIZ2_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  3804. #define FSMC_PATT2_ATTHIZ2_7 ((uint32_t)0x80000000) /*!<Bit 7 */
  3805. /****************** Bit definition for FSMC_PATT3 register ******************/
  3806. #define FSMC_PATT3_ATTSET3 ((uint32_t)0x000000FF) /*!<ATTSET3[7:0] bits (Attribute memory 3 setup time) */
  3807. #define FSMC_PATT3_ATTSET3_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3808. #define FSMC_PATT3_ATTSET3_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3809. #define FSMC_PATT3_ATTSET3_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3810. #define FSMC_PATT3_ATTSET3_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3811. #define FSMC_PATT3_ATTSET3_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  3812. #define FSMC_PATT3_ATTSET3_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  3813. #define FSMC_PATT3_ATTSET3_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  3814. #define FSMC_PATT3_ATTSET3_7 ((uint32_t)0x00000080) /*!<Bit 7 */
  3815. #define FSMC_PATT3_ATTWAIT3 ((uint32_t)0x0000FF00) /*!<ATTWAIT3[7:0] bits (Attribute memory 3 wait time) */
  3816. #define FSMC_PATT3_ATTWAIT3_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3817. #define FSMC_PATT3_ATTWAIT3_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3818. #define FSMC_PATT3_ATTWAIT3_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3819. #define FSMC_PATT3_ATTWAIT3_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3820. #define FSMC_PATT3_ATTWAIT3_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3821. #define FSMC_PATT3_ATTWAIT3_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3822. #define FSMC_PATT3_ATTWAIT3_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3823. #define FSMC_PATT3_ATTWAIT3_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3824. #define FSMC_PATT3_ATTHOLD3 ((uint32_t)0x00FF0000) /*!<ATTHOLD3[7:0] bits (Attribute memory 3 hold time) */
  3825. #define FSMC_PATT3_ATTHOLD3_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3826. #define FSMC_PATT3_ATTHOLD3_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3827. #define FSMC_PATT3_ATTHOLD3_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3828. #define FSMC_PATT3_ATTHOLD3_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3829. #define FSMC_PATT3_ATTHOLD3_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  3830. #define FSMC_PATT3_ATTHOLD3_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  3831. #define FSMC_PATT3_ATTHOLD3_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  3832. #define FSMC_PATT3_ATTHOLD3_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  3833. #define FSMC_PATT3_ATTHIZ3 ((uint32_t)0xFF000000) /*!<ATTHIZ3[7:0] bits (Attribute memory 3 databus HiZ time) */
  3834. #define FSMC_PATT3_ATTHIZ3_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3835. #define FSMC_PATT3_ATTHIZ3_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3836. #define FSMC_PATT3_ATTHIZ3_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3837. #define FSMC_PATT3_ATTHIZ3_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3838. #define FSMC_PATT3_ATTHIZ3_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  3839. #define FSMC_PATT3_ATTHIZ3_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  3840. #define FSMC_PATT3_ATTHIZ3_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  3841. #define FSMC_PATT3_ATTHIZ3_7 ((uint32_t)0x80000000) /*!<Bit 7 */
  3842. /****************** Bit definition for FSMC_PATT4 register ******************/
  3843. #define FSMC_PATT4_ATTSET4 ((uint32_t)0x000000FF) /*!<ATTSET4[7:0] bits (Attribute memory 4 setup time) */
  3844. #define FSMC_PATT4_ATTSET4_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3845. #define FSMC_PATT4_ATTSET4_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3846. #define FSMC_PATT4_ATTSET4_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3847. #define FSMC_PATT4_ATTSET4_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3848. #define FSMC_PATT4_ATTSET4_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  3849. #define FSMC_PATT4_ATTSET4_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  3850. #define FSMC_PATT4_ATTSET4_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  3851. #define FSMC_PATT4_ATTSET4_7 ((uint32_t)0x00000080) /*!<Bit 7 */
  3852. #define FSMC_PATT4_ATTWAIT4 ((uint32_t)0x0000FF00) /*!<ATTWAIT4[7:0] bits (Attribute memory 4 wait time) */
  3853. #define FSMC_PATT4_ATTWAIT4_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3854. #define FSMC_PATT4_ATTWAIT4_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3855. #define FSMC_PATT4_ATTWAIT4_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3856. #define FSMC_PATT4_ATTWAIT4_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3857. #define FSMC_PATT4_ATTWAIT4_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3858. #define FSMC_PATT4_ATTWAIT4_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3859. #define FSMC_PATT4_ATTWAIT4_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3860. #define FSMC_PATT4_ATTWAIT4_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3861. #define FSMC_PATT4_ATTHOLD4 ((uint32_t)0x00FF0000) /*!<ATTHOLD4[7:0] bits (Attribute memory 4 hold time) */
  3862. #define FSMC_PATT4_ATTHOLD4_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3863. #define FSMC_PATT4_ATTHOLD4_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3864. #define FSMC_PATT4_ATTHOLD4_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3865. #define FSMC_PATT4_ATTHOLD4_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3866. #define FSMC_PATT4_ATTHOLD4_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  3867. #define FSMC_PATT4_ATTHOLD4_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  3868. #define FSMC_PATT4_ATTHOLD4_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  3869. #define FSMC_PATT4_ATTHOLD4_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  3870. #define FSMC_PATT4_ATTHIZ4 ((uint32_t)0xFF000000) /*!<ATTHIZ4[7:0] bits (Attribute memory 4 databus HiZ time) */
  3871. #define FSMC_PATT4_ATTHIZ4_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3872. #define FSMC_PATT4_ATTHIZ4_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3873. #define FSMC_PATT4_ATTHIZ4_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3874. #define FSMC_PATT4_ATTHIZ4_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3875. #define FSMC_PATT4_ATTHIZ4_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  3876. #define FSMC_PATT4_ATTHIZ4_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  3877. #define FSMC_PATT4_ATTHIZ4_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  3878. #define FSMC_PATT4_ATTHIZ4_7 ((uint32_t)0x80000000) /*!<Bit 7 */
  3879. /****************** Bit definition for FSMC_PIO4 register *******************/
  3880. #define FSMC_PIO4_IOSET4 ((uint32_t)0x000000FF) /*!<IOSET4[7:0] bits (I/O 4 setup time) */
  3881. #define FSMC_PIO4_IOSET4_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  3882. #define FSMC_PIO4_IOSET4_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  3883. #define FSMC_PIO4_IOSET4_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  3884. #define FSMC_PIO4_IOSET4_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  3885. #define FSMC_PIO4_IOSET4_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  3886. #define FSMC_PIO4_IOSET4_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  3887. #define FSMC_PIO4_IOSET4_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  3888. #define FSMC_PIO4_IOSET4_7 ((uint32_t)0x00000080) /*!<Bit 7 */
  3889. #define FSMC_PIO4_IOWAIT4 ((uint32_t)0x0000FF00) /*!<IOWAIT4[7:0] bits (I/O 4 wait time) */
  3890. #define FSMC_PIO4_IOWAIT4_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  3891. #define FSMC_PIO4_IOWAIT4_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  3892. #define FSMC_PIO4_IOWAIT4_2 ((uint32_t)0x00000400) /*!<Bit 2 */
  3893. #define FSMC_PIO4_IOWAIT4_3 ((uint32_t)0x00000800) /*!<Bit 3 */
  3894. #define FSMC_PIO4_IOWAIT4_4 ((uint32_t)0x00001000) /*!<Bit 4 */
  3895. #define FSMC_PIO4_IOWAIT4_5 ((uint32_t)0x00002000) /*!<Bit 5 */
  3896. #define FSMC_PIO4_IOWAIT4_6 ((uint32_t)0x00004000) /*!<Bit 6 */
  3897. #define FSMC_PIO4_IOWAIT4_7 ((uint32_t)0x00008000) /*!<Bit 7 */
  3898. #define FSMC_PIO4_IOHOLD4 ((uint32_t)0x00FF0000) /*!<IOHOLD4[7:0] bits (I/O 4 hold time) */
  3899. #define FSMC_PIO4_IOHOLD4_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  3900. #define FSMC_PIO4_IOHOLD4_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  3901. #define FSMC_PIO4_IOHOLD4_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  3902. #define FSMC_PIO4_IOHOLD4_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  3903. #define FSMC_PIO4_IOHOLD4_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  3904. #define FSMC_PIO4_IOHOLD4_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  3905. #define FSMC_PIO4_IOHOLD4_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  3906. #define FSMC_PIO4_IOHOLD4_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  3907. #define FSMC_PIO4_IOHIZ4 ((uint32_t)0xFF000000) /*!<IOHIZ4[7:0] bits (I/O 4 databus HiZ time) */
  3908. #define FSMC_PIO4_IOHIZ4_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  3909. #define FSMC_PIO4_IOHIZ4_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  3910. #define FSMC_PIO4_IOHIZ4_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  3911. #define FSMC_PIO4_IOHIZ4_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  3912. #define FSMC_PIO4_IOHIZ4_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  3913. #define FSMC_PIO4_IOHIZ4_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  3914. #define FSMC_PIO4_IOHIZ4_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  3915. #define FSMC_PIO4_IOHIZ4_7 ((uint32_t)0x80000000) /*!<Bit 7 */
  3916. /****************** Bit definition for FSMC_ECCR2 register ******************/
  3917. #define FSMC_ECCR2_ECC2 ((uint32_t)0xFFFFFFFF) /*!<ECC result */
  3918. /****************** Bit definition for FSMC_ECCR3 register ******************/
  3919. #define FSMC_ECCR3_ECC3 ((uint32_t)0xFFFFFFFF) /*!<ECC result */
  3920. /******************************************************************************/
  3921. /* */
  3922. /* General Purpose I/O */
  3923. /* */
  3924. /******************************************************************************/
  3925. /****************** Bits definition for GPIO_MODER register *****************/
  3926. #define GPIO_MODER_MODER0 ((uint32_t)0x00000003)
  3927. #define GPIO_MODER_MODER0_0 ((uint32_t)0x00000001)
  3928. #define GPIO_MODER_MODER0_1 ((uint32_t)0x00000002)
  3929. #define GPIO_MODER_MODER1 ((uint32_t)0x0000000C)
  3930. #define GPIO_MODER_MODER1_0 ((uint32_t)0x00000004)
  3931. #define GPIO_MODER_MODER1_1 ((uint32_t)0x00000008)
  3932. #define GPIO_MODER_MODER2 ((uint32_t)0x00000030)
  3933. #define GPIO_MODER_MODER2_0 ((uint32_t)0x00000010)
  3934. #define GPIO_MODER_MODER2_1 ((uint32_t)0x00000020)
  3935. #define GPIO_MODER_MODER3 ((uint32_t)0x000000C0)
  3936. #define GPIO_MODER_MODER3_0 ((uint32_t)0x00000040)
  3937. #define GPIO_MODER_MODER3_1 ((uint32_t)0x00000080)
  3938. #define GPIO_MODER_MODER4 ((uint32_t)0x00000300)
  3939. #define GPIO_MODER_MODER4_0 ((uint32_t)0x00000100)
  3940. #define GPIO_MODER_MODER4_1 ((uint32_t)0x00000200)
  3941. #define GPIO_MODER_MODER5 ((uint32_t)0x00000C00)
  3942. #define GPIO_MODER_MODER5_0 ((uint32_t)0x00000400)
  3943. #define GPIO_MODER_MODER5_1 ((uint32_t)0x00000800)
  3944. #define GPIO_MODER_MODER6 ((uint32_t)0x00003000)
  3945. #define GPIO_MODER_MODER6_0 ((uint32_t)0x00001000)
  3946. #define GPIO_MODER_MODER6_1 ((uint32_t)0x00002000)
  3947. #define GPIO_MODER_MODER7 ((uint32_t)0x0000C000)
  3948. #define GPIO_MODER_MODER7_0 ((uint32_t)0x00004000)
  3949. #define GPIO_MODER_MODER7_1 ((uint32_t)0x00008000)
  3950. #define GPIO_MODER_MODER8 ((uint32_t)0x00030000)
  3951. #define GPIO_MODER_MODER8_0 ((uint32_t)0x00010000)
  3952. #define GPIO_MODER_MODER8_1 ((uint32_t)0x00020000)
  3953. #define GPIO_MODER_MODER9 ((uint32_t)0x000C0000)
  3954. #define GPIO_MODER_MODER9_0 ((uint32_t)0x00040000)
  3955. #define GPIO_MODER_MODER9_1 ((uint32_t)0x00080000)
  3956. #define GPIO_MODER_MODER10 ((uint32_t)0x00300000)
  3957. #define GPIO_MODER_MODER10_0 ((uint32_t)0x00100000)
  3958. #define GPIO_MODER_MODER10_1 ((uint32_t)0x00200000)
  3959. #define GPIO_MODER_MODER11 ((uint32_t)0x00C00000)
  3960. #define GPIO_MODER_MODER11_0 ((uint32_t)0x00400000)
  3961. #define GPIO_MODER_MODER11_1 ((uint32_t)0x00800000)
  3962. #define GPIO_MODER_MODER12 ((uint32_t)0x03000000)
  3963. #define GPIO_MODER_MODER12_0 ((uint32_t)0x01000000)
  3964. #define GPIO_MODER_MODER12_1 ((uint32_t)0x02000000)
  3965. #define GPIO_MODER_MODER13 ((uint32_t)0x0C000000)
  3966. #define GPIO_MODER_MODER13_0 ((uint32_t)0x04000000)
  3967. #define GPIO_MODER_MODER13_1 ((uint32_t)0x08000000)
  3968. #define GPIO_MODER_MODER14 ((uint32_t)0x30000000)
  3969. #define GPIO_MODER_MODER14_0 ((uint32_t)0x10000000)
  3970. #define GPIO_MODER_MODER14_1 ((uint32_t)0x20000000)
  3971. #define GPIO_MODER_MODER15 ((uint32_t)0xC0000000)
  3972. #define GPIO_MODER_MODER15_0 ((uint32_t)0x40000000)
  3973. #define GPIO_MODER_MODER15_1 ((uint32_t)0x80000000)
  3974. /****************** Bits definition for GPIO_OTYPER register ****************/
  3975. #define GPIO_OTYPER_OT_0 ((uint32_t)0x00000001)
  3976. #define GPIO_OTYPER_OT_1 ((uint32_t)0x00000002)
  3977. #define GPIO_OTYPER_OT_2 ((uint32_t)0x00000004)
  3978. #define GPIO_OTYPER_OT_3 ((uint32_t)0x00000008)
  3979. #define GPIO_OTYPER_OT_4 ((uint32_t)0x00000010)
  3980. #define GPIO_OTYPER_OT_5 ((uint32_t)0x00000020)
  3981. #define GPIO_OTYPER_OT_6 ((uint32_t)0x00000040)
  3982. #define GPIO_OTYPER_OT_7 ((uint32_t)0x00000080)
  3983. #define GPIO_OTYPER_OT_8 ((uint32_t)0x00000100)
  3984. #define GPIO_OTYPER_OT_9 ((uint32_t)0x00000200)
  3985. #define GPIO_OTYPER_OT_10 ((uint32_t)0x00000400)
  3986. #define GPIO_OTYPER_OT_11 ((uint32_t)0x00000800)
  3987. #define GPIO_OTYPER_OT_12 ((uint32_t)0x00001000)
  3988. #define GPIO_OTYPER_OT_13 ((uint32_t)0x00002000)
  3989. #define GPIO_OTYPER_OT_14 ((uint32_t)0x00004000)
  3990. #define GPIO_OTYPER_OT_15 ((uint32_t)0x00008000)
  3991. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  3992. #define GPIO_OSPEEDER_OSPEEDR0 ((uint32_t)0x00000003)
  3993. #define GPIO_OSPEEDER_OSPEEDR0_0 ((uint32_t)0x00000001)
  3994. #define GPIO_OSPEEDER_OSPEEDR0_1 ((uint32_t)0x00000002)
  3995. #define GPIO_OSPEEDER_OSPEEDR1 ((uint32_t)0x0000000C)
  3996. #define GPIO_OSPEEDER_OSPEEDR1_0 ((uint32_t)0x00000004)
  3997. #define GPIO_OSPEEDER_OSPEEDR1_1 ((uint32_t)0x00000008)
  3998. #define GPIO_OSPEEDER_OSPEEDR2 ((uint32_t)0x00000030)
  3999. #define GPIO_OSPEEDER_OSPEEDR2_0 ((uint32_t)0x00000010)
  4000. #define GPIO_OSPEEDER_OSPEEDR2_1 ((uint32_t)0x00000020)
  4001. #define GPIO_OSPEEDER_OSPEEDR3 ((uint32_t)0x000000C0)
  4002. #define GPIO_OSPEEDER_OSPEEDR3_0 ((uint32_t)0x00000040)
  4003. #define GPIO_OSPEEDER_OSPEEDR3_1 ((uint32_t)0x00000080)
  4004. #define GPIO_OSPEEDER_OSPEEDR4 ((uint32_t)0x00000300)
  4005. #define GPIO_OSPEEDER_OSPEEDR4_0 ((uint32_t)0x00000100)
  4006. #define GPIO_OSPEEDER_OSPEEDR4_1 ((uint32_t)0x00000200)
  4007. #define GPIO_OSPEEDER_OSPEEDR5 ((uint32_t)0x00000C00)
  4008. #define GPIO_OSPEEDER_OSPEEDR5_0 ((uint32_t)0x00000400)
  4009. #define GPIO_OSPEEDER_OSPEEDR5_1 ((uint32_t)0x00000800)
  4010. #define GPIO_OSPEEDER_OSPEEDR6 ((uint32_t)0x00003000)
  4011. #define GPIO_OSPEEDER_OSPEEDR6_0 ((uint32_t)0x00001000)
  4012. #define GPIO_OSPEEDER_OSPEEDR6_1 ((uint32_t)0x00002000)
  4013. #define GPIO_OSPEEDER_OSPEEDR7 ((uint32_t)0x0000C000)
  4014. #define GPIO_OSPEEDER_OSPEEDR7_0 ((uint32_t)0x00004000)
  4015. #define GPIO_OSPEEDER_OSPEEDR7_1 ((uint32_t)0x00008000)
  4016. #define GPIO_OSPEEDER_OSPEEDR8 ((uint32_t)0x00030000)
  4017. #define GPIO_OSPEEDER_OSPEEDR8_0 ((uint32_t)0x00010000)
  4018. #define GPIO_OSPEEDER_OSPEEDR8_1 ((uint32_t)0x00020000)
  4019. #define GPIO_OSPEEDER_OSPEEDR9 ((uint32_t)0x000C0000)
  4020. #define GPIO_OSPEEDER_OSPEEDR9_0 ((uint32_t)0x00040000)
  4021. #define GPIO_OSPEEDER_OSPEEDR9_1 ((uint32_t)0x00080000)
  4022. #define GPIO_OSPEEDER_OSPEEDR10 ((uint32_t)0x00300000)
  4023. #define GPIO_OSPEEDER_OSPEEDR10_0 ((uint32_t)0x00100000)
  4024. #define GPIO_OSPEEDER_OSPEEDR10_1 ((uint32_t)0x00200000)
  4025. #define GPIO_OSPEEDER_OSPEEDR11 ((uint32_t)0x00C00000)
  4026. #define GPIO_OSPEEDER_OSPEEDR11_0 ((uint32_t)0x00400000)
  4027. #define GPIO_OSPEEDER_OSPEEDR11_1 ((uint32_t)0x00800000)
  4028. #define GPIO_OSPEEDER_OSPEEDR12 ((uint32_t)0x03000000)
  4029. #define GPIO_OSPEEDER_OSPEEDR12_0 ((uint32_t)0x01000000)
  4030. #define GPIO_OSPEEDER_OSPEEDR12_1 ((uint32_t)0x02000000)
  4031. #define GPIO_OSPEEDER_OSPEEDR13 ((uint32_t)0x0C000000)
  4032. #define GPIO_OSPEEDER_OSPEEDR13_0 ((uint32_t)0x04000000)
  4033. #define GPIO_OSPEEDER_OSPEEDR13_1 ((uint32_t)0x08000000)
  4034. #define GPIO_OSPEEDER_OSPEEDR14 ((uint32_t)0x30000000)
  4035. #define GPIO_OSPEEDER_OSPEEDR14_0 ((uint32_t)0x10000000)
  4036. #define GPIO_OSPEEDER_OSPEEDR14_1 ((uint32_t)0x20000000)
  4037. #define GPIO_OSPEEDER_OSPEEDR15 ((uint32_t)0xC0000000)
  4038. #define GPIO_OSPEEDER_OSPEEDR15_0 ((uint32_t)0x40000000)
  4039. #define GPIO_OSPEEDER_OSPEEDR15_1 ((uint32_t)0x80000000)
  4040. /****************** Bits definition for GPIO_PUPDR register *****************/
  4041. #define GPIO_PUPDR_PUPDR0 ((uint32_t)0x00000003)
  4042. #define GPIO_PUPDR_PUPDR0_0 ((uint32_t)0x00000001)
  4043. #define GPIO_PUPDR_PUPDR0_1 ((uint32_t)0x00000002)
  4044. #define GPIO_PUPDR_PUPDR1 ((uint32_t)0x0000000C)
  4045. #define GPIO_PUPDR_PUPDR1_0 ((uint32_t)0x00000004)
  4046. #define GPIO_PUPDR_PUPDR1_1 ((uint32_t)0x00000008)
  4047. #define GPIO_PUPDR_PUPDR2 ((uint32_t)0x00000030)
  4048. #define GPIO_PUPDR_PUPDR2_0 ((uint32_t)0x00000010)
  4049. #define GPIO_PUPDR_PUPDR2_1 ((uint32_t)0x00000020)
  4050. #define GPIO_PUPDR_PUPDR3 ((uint32_t)0x000000C0)
  4051. #define GPIO_PUPDR_PUPDR3_0 ((uint32_t)0x00000040)
  4052. #define GPIO_PUPDR_PUPDR3_1 ((uint32_t)0x00000080)
  4053. #define GPIO_PUPDR_PUPDR4 ((uint32_t)0x00000300)
  4054. #define GPIO_PUPDR_PUPDR4_0 ((uint32_t)0x00000100)
  4055. #define GPIO_PUPDR_PUPDR4_1 ((uint32_t)0x00000200)
  4056. #define GPIO_PUPDR_PUPDR5 ((uint32_t)0x00000C00)
  4057. #define GPIO_PUPDR_PUPDR5_0 ((uint32_t)0x00000400)
  4058. #define GPIO_PUPDR_PUPDR5_1 ((uint32_t)0x00000800)
  4059. #define GPIO_PUPDR_PUPDR6 ((uint32_t)0x00003000)
  4060. #define GPIO_PUPDR_PUPDR6_0 ((uint32_t)0x00001000)
  4061. #define GPIO_PUPDR_PUPDR6_1 ((uint32_t)0x00002000)
  4062. #define GPIO_PUPDR_PUPDR7 ((uint32_t)0x0000C000)
  4063. #define GPIO_PUPDR_PUPDR7_0 ((uint32_t)0x00004000)
  4064. #define GPIO_PUPDR_PUPDR7_1 ((uint32_t)0x00008000)
  4065. #define GPIO_PUPDR_PUPDR8 ((uint32_t)0x00030000)
  4066. #define GPIO_PUPDR_PUPDR8_0 ((uint32_t)0x00010000)
  4067. #define GPIO_PUPDR_PUPDR8_1 ((uint32_t)0x00020000)
  4068. #define GPIO_PUPDR_PUPDR9 ((uint32_t)0x000C0000)
  4069. #define GPIO_PUPDR_PUPDR9_0 ((uint32_t)0x00040000)
  4070. #define GPIO_PUPDR_PUPDR9_1 ((uint32_t)0x00080000)
  4071. #define GPIO_PUPDR_PUPDR10 ((uint32_t)0x00300000)
  4072. #define GPIO_PUPDR_PUPDR10_0 ((uint32_t)0x00100000)
  4073. #define GPIO_PUPDR_PUPDR10_1 ((uint32_t)0x00200000)
  4074. #define GPIO_PUPDR_PUPDR11 ((uint32_t)0x00C00000)
  4075. #define GPIO_PUPDR_PUPDR11_0 ((uint32_t)0x00400000)
  4076. #define GPIO_PUPDR_PUPDR11_1 ((uint32_t)0x00800000)
  4077. #define GPIO_PUPDR_PUPDR12 ((uint32_t)0x03000000)
  4078. #define GPIO_PUPDR_PUPDR12_0 ((uint32_t)0x01000000)
  4079. #define GPIO_PUPDR_PUPDR12_1 ((uint32_t)0x02000000)
  4080. #define GPIO_PUPDR_PUPDR13 ((uint32_t)0x0C000000)
  4081. #define GPIO_PUPDR_PUPDR13_0 ((uint32_t)0x04000000)
  4082. #define GPIO_PUPDR_PUPDR13_1 ((uint32_t)0x08000000)
  4083. #define GPIO_PUPDR_PUPDR14 ((uint32_t)0x30000000)
  4084. #define GPIO_PUPDR_PUPDR14_0 ((uint32_t)0x10000000)
  4085. #define GPIO_PUPDR_PUPDR14_1 ((uint32_t)0x20000000)
  4086. #define GPIO_PUPDR_PUPDR15 ((uint32_t)0xC0000000)
  4087. #define GPIO_PUPDR_PUPDR15_0 ((uint32_t)0x40000000)
  4088. #define GPIO_PUPDR_PUPDR15_1 ((uint32_t)0x80000000)
  4089. /****************** Bits definition for GPIO_IDR register *******************/
  4090. #define GPIO_IDR_IDR_0 ((uint32_t)0x00000001)
  4091. #define GPIO_IDR_IDR_1 ((uint32_t)0x00000002)
  4092. #define GPIO_IDR_IDR_2 ((uint32_t)0x00000004)
  4093. #define GPIO_IDR_IDR_3 ((uint32_t)0x00000008)
  4094. #define GPIO_IDR_IDR_4 ((uint32_t)0x00000010)
  4095. #define GPIO_IDR_IDR_5 ((uint32_t)0x00000020)
  4096. #define GPIO_IDR_IDR_6 ((uint32_t)0x00000040)
  4097. #define GPIO_IDR_IDR_7 ((uint32_t)0x00000080)
  4098. #define GPIO_IDR_IDR_8 ((uint32_t)0x00000100)
  4099. #define GPIO_IDR_IDR_9 ((uint32_t)0x00000200)
  4100. #define GPIO_IDR_IDR_10 ((uint32_t)0x00000400)
  4101. #define GPIO_IDR_IDR_11 ((uint32_t)0x00000800)
  4102. #define GPIO_IDR_IDR_12 ((uint32_t)0x00001000)
  4103. #define GPIO_IDR_IDR_13 ((uint32_t)0x00002000)
  4104. #define GPIO_IDR_IDR_14 ((uint32_t)0x00004000)
  4105. #define GPIO_IDR_IDR_15 ((uint32_t)0x00008000)
  4106. /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
  4107. #define GPIO_OTYPER_IDR_0 GPIO_IDR_IDR_0
  4108. #define GPIO_OTYPER_IDR_1 GPIO_IDR_IDR_1
  4109. #define GPIO_OTYPER_IDR_2 GPIO_IDR_IDR_2
  4110. #define GPIO_OTYPER_IDR_3 GPIO_IDR_IDR_3
  4111. #define GPIO_OTYPER_IDR_4 GPIO_IDR_IDR_4
  4112. #define GPIO_OTYPER_IDR_5 GPIO_IDR_IDR_5
  4113. #define GPIO_OTYPER_IDR_6 GPIO_IDR_IDR_6
  4114. #define GPIO_OTYPER_IDR_7 GPIO_IDR_IDR_7
  4115. #define GPIO_OTYPER_IDR_8 GPIO_IDR_IDR_8
  4116. #define GPIO_OTYPER_IDR_9 GPIO_IDR_IDR_9
  4117. #define GPIO_OTYPER_IDR_10 GPIO_IDR_IDR_10
  4118. #define GPIO_OTYPER_IDR_11 GPIO_IDR_IDR_11
  4119. #define GPIO_OTYPER_IDR_12 GPIO_IDR_IDR_12
  4120. #define GPIO_OTYPER_IDR_13 GPIO_IDR_IDR_13
  4121. #define GPIO_OTYPER_IDR_14 GPIO_IDR_IDR_14
  4122. #define GPIO_OTYPER_IDR_15 GPIO_IDR_IDR_15
  4123. /****************** Bits definition for GPIO_ODR register *******************/
  4124. #define GPIO_ODR_ODR_0 ((uint32_t)0x00000001)
  4125. #define GPIO_ODR_ODR_1 ((uint32_t)0x00000002)
  4126. #define GPIO_ODR_ODR_2 ((uint32_t)0x00000004)
  4127. #define GPIO_ODR_ODR_3 ((uint32_t)0x00000008)
  4128. #define GPIO_ODR_ODR_4 ((uint32_t)0x00000010)
  4129. #define GPIO_ODR_ODR_5 ((uint32_t)0x00000020)
  4130. #define GPIO_ODR_ODR_6 ((uint32_t)0x00000040)
  4131. #define GPIO_ODR_ODR_7 ((uint32_t)0x00000080)
  4132. #define GPIO_ODR_ODR_8 ((uint32_t)0x00000100)
  4133. #define GPIO_ODR_ODR_9 ((uint32_t)0x00000200)
  4134. #define GPIO_ODR_ODR_10 ((uint32_t)0x00000400)
  4135. #define GPIO_ODR_ODR_11 ((uint32_t)0x00000800)
  4136. #define GPIO_ODR_ODR_12 ((uint32_t)0x00001000)
  4137. #define GPIO_ODR_ODR_13 ((uint32_t)0x00002000)
  4138. #define GPIO_ODR_ODR_14 ((uint32_t)0x00004000)
  4139. #define GPIO_ODR_ODR_15 ((uint32_t)0x00008000)
  4140. /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
  4141. #define GPIO_OTYPER_ODR_0 GPIO_ODR_ODR_0
  4142. #define GPIO_OTYPER_ODR_1 GPIO_ODR_ODR_1
  4143. #define GPIO_OTYPER_ODR_2 GPIO_ODR_ODR_2
  4144. #define GPIO_OTYPER_ODR_3 GPIO_ODR_ODR_3
  4145. #define GPIO_OTYPER_ODR_4 GPIO_ODR_ODR_4
  4146. #define GPIO_OTYPER_ODR_5 GPIO_ODR_ODR_5
  4147. #define GPIO_OTYPER_ODR_6 GPIO_ODR_ODR_6
  4148. #define GPIO_OTYPER_ODR_7 GPIO_ODR_ODR_7
  4149. #define GPIO_OTYPER_ODR_8 GPIO_ODR_ODR_8
  4150. #define GPIO_OTYPER_ODR_9 GPIO_ODR_ODR_9
  4151. #define GPIO_OTYPER_ODR_10 GPIO_ODR_ODR_10
  4152. #define GPIO_OTYPER_ODR_11 GPIO_ODR_ODR_11
  4153. #define GPIO_OTYPER_ODR_12 GPIO_ODR_ODR_12
  4154. #define GPIO_OTYPER_ODR_13 GPIO_ODR_ODR_13
  4155. #define GPIO_OTYPER_ODR_14 GPIO_ODR_ODR_14
  4156. #define GPIO_OTYPER_ODR_15 GPIO_ODR_ODR_15
  4157. /****************** Bits definition for GPIO_BSRR register ******************/
  4158. #define GPIO_BSRR_BS_0 ((uint32_t)0x00000001)
  4159. #define GPIO_BSRR_BS_1 ((uint32_t)0x00000002)
  4160. #define GPIO_BSRR_BS_2 ((uint32_t)0x00000004)
  4161. #define GPIO_BSRR_BS_3 ((uint32_t)0x00000008)
  4162. #define GPIO_BSRR_BS_4 ((uint32_t)0x00000010)
  4163. #define GPIO_BSRR_BS_5 ((uint32_t)0x00000020)
  4164. #define GPIO_BSRR_BS_6 ((uint32_t)0x00000040)
  4165. #define GPIO_BSRR_BS_7 ((uint32_t)0x00000080)
  4166. #define GPIO_BSRR_BS_8 ((uint32_t)0x00000100)
  4167. #define GPIO_BSRR_BS_9 ((uint32_t)0x00000200)
  4168. #define GPIO_BSRR_BS_10 ((uint32_t)0x00000400)
  4169. #define GPIO_BSRR_BS_11 ((uint32_t)0x00000800)
  4170. #define GPIO_BSRR_BS_12 ((uint32_t)0x00001000)
  4171. #define GPIO_BSRR_BS_13 ((uint32_t)0x00002000)
  4172. #define GPIO_BSRR_BS_14 ((uint32_t)0x00004000)
  4173. #define GPIO_BSRR_BS_15 ((uint32_t)0x00008000)
  4174. #define GPIO_BSRR_BR_0 ((uint32_t)0x00010000)
  4175. #define GPIO_BSRR_BR_1 ((uint32_t)0x00020000)
  4176. #define GPIO_BSRR_BR_2 ((uint32_t)0x00040000)
  4177. #define GPIO_BSRR_BR_3 ((uint32_t)0x00080000)
  4178. #define GPIO_BSRR_BR_4 ((uint32_t)0x00100000)
  4179. #define GPIO_BSRR_BR_5 ((uint32_t)0x00200000)
  4180. #define GPIO_BSRR_BR_6 ((uint32_t)0x00400000)
  4181. #define GPIO_BSRR_BR_7 ((uint32_t)0x00800000)
  4182. #define GPIO_BSRR_BR_8 ((uint32_t)0x01000000)
  4183. #define GPIO_BSRR_BR_9 ((uint32_t)0x02000000)
  4184. #define GPIO_BSRR_BR_10 ((uint32_t)0x04000000)
  4185. #define GPIO_BSRR_BR_11 ((uint32_t)0x08000000)
  4186. #define GPIO_BSRR_BR_12 ((uint32_t)0x10000000)
  4187. #define GPIO_BSRR_BR_13 ((uint32_t)0x20000000)
  4188. #define GPIO_BSRR_BR_14 ((uint32_t)0x40000000)
  4189. #define GPIO_BSRR_BR_15 ((uint32_t)0x80000000)
  4190. /******************************************************************************/
  4191. /* */
  4192. /* HASH */
  4193. /* */
  4194. /******************************************************************************/
  4195. /****************** Bits definition for HASH_CR register ********************/
  4196. #define HASH_CR_INIT ((uint32_t)0x00000004)
  4197. #define HASH_CR_DMAE ((uint32_t)0x00000008)
  4198. #define HASH_CR_DATATYPE ((uint32_t)0x00000030)
  4199. #define HASH_CR_DATATYPE_0 ((uint32_t)0x00000010)
  4200. #define HASH_CR_DATATYPE_1 ((uint32_t)0x00000020)
  4201. #define HASH_CR_MODE ((uint32_t)0x00000040)
  4202. #define HASH_CR_ALGO ((uint32_t)0x00040080)
  4203. #define HASH_CR_ALGO_0 ((uint32_t)0x00000080)
  4204. #define HASH_CR_ALGO_1 ((uint32_t)0x00040000)
  4205. #define HASH_CR_NBW ((uint32_t)0x00000F00)
  4206. #define HASH_CR_NBW_0 ((uint32_t)0x00000100)
  4207. #define HASH_CR_NBW_1 ((uint32_t)0x00000200)
  4208. #define HASH_CR_NBW_2 ((uint32_t)0x00000400)
  4209. #define HASH_CR_NBW_3 ((uint32_t)0x00000800)
  4210. #define HASH_CR_DINNE ((uint32_t)0x00001000)
  4211. #define HASH_CR_MDMAT ((uint32_t)0x00002000)
  4212. #define HASH_CR_LKEY ((uint32_t)0x00010000)
  4213. /****************** Bits definition for HASH_STR register *******************/
  4214. #define HASH_STR_NBW ((uint32_t)0x0000001F)
  4215. #define HASH_STR_NBW_0 ((uint32_t)0x00000001)
  4216. #define HASH_STR_NBW_1 ((uint32_t)0x00000002)
  4217. #define HASH_STR_NBW_2 ((uint32_t)0x00000004)
  4218. #define HASH_STR_NBW_3 ((uint32_t)0x00000008)
  4219. #define HASH_STR_NBW_4 ((uint32_t)0x00000010)
  4220. #define HASH_STR_DCAL ((uint32_t)0x00000100)
  4221. /****************** Bits definition for HASH_IMR register *******************/
  4222. #define HASH_IMR_DINIM ((uint32_t)0x00000001)
  4223. #define HASH_IMR_DCIM ((uint32_t)0x00000002)
  4224. /****************** Bits definition for HASH_SR register ********************/
  4225. #define HASH_SR_DINIS ((uint32_t)0x00000001)
  4226. #define HASH_SR_DCIS ((uint32_t)0x00000002)
  4227. #define HASH_SR_DMAS ((uint32_t)0x00000004)
  4228. #define HASH_SR_BUSY ((uint32_t)0x00000008)
  4229. /******************************************************************************/
  4230. /* */
  4231. /* Inter-integrated Circuit Interface */
  4232. /* */
  4233. /******************************************************************************/
  4234. /******************* Bit definition for I2C_CR1 register ********************/
  4235. #define I2C_CR1_PE ((uint32_t)0x00000001) /*!<Peripheral Enable */
  4236. #define I2C_CR1_SMBUS ((uint32_t)0x00000002) /*!<SMBus Mode */
  4237. #define I2C_CR1_SMBTYPE ((uint32_t)0x00000008) /*!<SMBus Type */
  4238. #define I2C_CR1_ENARP ((uint32_t)0x00000010) /*!<ARP Enable */
  4239. #define I2C_CR1_ENPEC ((uint32_t)0x00000020) /*!<PEC Enable */
  4240. #define I2C_CR1_ENGC ((uint32_t)0x00000040) /*!<General Call Enable */
  4241. #define I2C_CR1_NOSTRETCH ((uint32_t)0x00000080) /*!<Clock Stretching Disable (Slave mode) */
  4242. #define I2C_CR1_START ((uint32_t)0x00000100) /*!<Start Generation */
  4243. #define I2C_CR1_STOP ((uint32_t)0x00000200) /*!<Stop Generation */
  4244. #define I2C_CR1_ACK ((uint32_t)0x00000400) /*!<Acknowledge Enable */
  4245. #define I2C_CR1_POS ((uint32_t)0x00000800) /*!<Acknowledge/PEC Position (for data reception) */
  4246. #define I2C_CR1_PEC ((uint32_t)0x00001000) /*!<Packet Error Checking */
  4247. #define I2C_CR1_ALERT ((uint32_t)0x00002000) /*!<SMBus Alert */
  4248. #define I2C_CR1_SWRST ((uint32_t)0x00008000) /*!<Software Reset */
  4249. /******************* Bit definition for I2C_CR2 register ********************/
  4250. #define I2C_CR2_FREQ ((uint32_t)0x0000003F) /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */
  4251. #define I2C_CR2_FREQ_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  4252. #define I2C_CR2_FREQ_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  4253. #define I2C_CR2_FREQ_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  4254. #define I2C_CR2_FREQ_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  4255. #define I2C_CR2_FREQ_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  4256. #define I2C_CR2_FREQ_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  4257. #define I2C_CR2_ITERREN ((uint32_t)0x00000100) /*!<Error Interrupt Enable */
  4258. #define I2C_CR2_ITEVTEN ((uint32_t)0x00000200) /*!<Event Interrupt Enable */
  4259. #define I2C_CR2_ITBUFEN ((uint32_t)0x00000400) /*!<Buffer Interrupt Enable */
  4260. #define I2C_CR2_DMAEN ((uint32_t)0x00000800) /*!<DMA Requests Enable */
  4261. #define I2C_CR2_LAST ((uint32_t)0x00001000) /*!<DMA Last Transfer */
  4262. /******************* Bit definition for I2C_OAR1 register *******************/
  4263. #define I2C_OAR1_ADD1_7 ((uint32_t)0x000000FE) /*!<Interface Address */
  4264. #define I2C_OAR1_ADD8_9 ((uint32_t)0x00000300) /*!<Interface Address */
  4265. #define I2C_OAR1_ADD0 ((uint32_t)0x00000001) /*!<Bit 0 */
  4266. #define I2C_OAR1_ADD1 ((uint32_t)0x00000002) /*!<Bit 1 */
  4267. #define I2C_OAR1_ADD2 ((uint32_t)0x00000004) /*!<Bit 2 */
  4268. #define I2C_OAR1_ADD3 ((uint32_t)0x00000008) /*!<Bit 3 */
  4269. #define I2C_OAR1_ADD4 ((uint32_t)0x00000010) /*!<Bit 4 */
  4270. #define I2C_OAR1_ADD5 ((uint32_t)0x00000020) /*!<Bit 5 */
  4271. #define I2C_OAR1_ADD6 ((uint32_t)0x00000040) /*!<Bit 6 */
  4272. #define I2C_OAR1_ADD7 ((uint32_t)0x00000080) /*!<Bit 7 */
  4273. #define I2C_OAR1_ADD8 ((uint32_t)0x00000100) /*!<Bit 8 */
  4274. #define I2C_OAR1_ADD9 ((uint32_t)0x00000200) /*!<Bit 9 */
  4275. #define I2C_OAR1_ADDMODE ((uint32_t)0x00008000) /*!<Addressing Mode (Slave mode) */
  4276. /******************* Bit definition for I2C_OAR2 register *******************/
  4277. #define I2C_OAR2_ENDUAL ((uint32_t)0x00000001) /*!<Dual addressing mode enable */
  4278. #define I2C_OAR2_ADD2 ((uint32_t)0x000000FE) /*!<Interface address */
  4279. /******************** Bit definition for I2C_DR register ********************/
  4280. #define I2C_DR_DR ((uint32_t)0x000000FF) /*!<8-bit Data Register */
  4281. /******************* Bit definition for I2C_SR1 register ********************/
  4282. #define I2C_SR1_SB ((uint32_t)0x00000001) /*!<Start Bit (Master mode) */
  4283. #define I2C_SR1_ADDR ((uint32_t)0x00000002) /*!<Address sent (master mode)/matched (slave mode) */
  4284. #define I2C_SR1_BTF ((uint32_t)0x00000004) /*!<Byte Transfer Finished */
  4285. #define I2C_SR1_ADD10 ((uint32_t)0x00000008) /*!<10-bit header sent (Master mode) */
  4286. #define I2C_SR1_STOPF ((uint32_t)0x00000010) /*!<Stop detection (Slave mode) */
  4287. #define I2C_SR1_RXNE ((uint32_t)0x00000040) /*!<Data Register not Empty (receivers) */
  4288. #define I2C_SR1_TXE ((uint32_t)0x00000080) /*!<Data Register Empty (transmitters) */
  4289. #define I2C_SR1_BERR ((uint32_t)0x00000100) /*!<Bus Error */
  4290. #define I2C_SR1_ARLO ((uint32_t)0x00000200) /*!<Arbitration Lost (master mode) */
  4291. #define I2C_SR1_AF ((uint32_t)0x00000400) /*!<Acknowledge Failure */
  4292. #define I2C_SR1_OVR ((uint32_t)0x00000800) /*!<Overrun/Underrun */
  4293. #define I2C_SR1_PECERR ((uint32_t)0x00001000) /*!<PEC Error in reception */
  4294. #define I2C_SR1_TIMEOUT ((uint32_t)0x00004000) /*!<Timeout or Tlow Error */
  4295. #define I2C_SR1_SMBALERT ((uint32_t)0x00008000) /*!<SMBus Alert */
  4296. /******************* Bit definition for I2C_SR2 register ********************/
  4297. #define I2C_SR2_MSL ((uint32_t)0x00000001) /*!<Master/Slave */
  4298. #define I2C_SR2_BUSY ((uint32_t)0x00000002) /*!<Bus Busy */
  4299. #define I2C_SR2_TRA ((uint32_t)0x00000004) /*!<Transmitter/Receiver */
  4300. #define I2C_SR2_GENCALL ((uint32_t)0x00000010) /*!<General Call Address (Slave mode) */
  4301. #define I2C_SR2_SMBDEFAULT ((uint32_t)0x00000020) /*!<SMBus Device Default Address (Slave mode) */
  4302. #define I2C_SR2_SMBHOST ((uint32_t)0x00000040) /*!<SMBus Host Header (Slave mode) */
  4303. #define I2C_SR2_DUALF ((uint32_t)0x00000080) /*!<Dual Flag (Slave mode) */
  4304. #define I2C_SR2_PEC ((uint32_t)0x0000FF00) /*!<Packet Error Checking Register */
  4305. /******************* Bit definition for I2C_CCR register ********************/
  4306. #define I2C_CCR_CCR ((uint32_t)0x00000FFF) /*!<Clock Control Register in Fast/Standard mode (Master mode) */
  4307. #define I2C_CCR_DUTY ((uint32_t)0x00004000) /*!<Fast Mode Duty Cycle */
  4308. #define I2C_CCR_FS ((uint32_t)0x00008000) /*!<I2C Master Mode Selection */
  4309. /****************** Bit definition for I2C_TRISE register *******************/
  4310. #define I2C_TRISE_TRISE ((uint32_t)0x0000003F) /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */
  4311. /****************** Bit definition for I2C_FLTR register *******************/
  4312. #define I2C_FLTR_DNF ((uint32_t)0x0000000F) /*!<Digital Noise Filter */
  4313. #define I2C_FLTR_ANOFF ((uint32_t)0x00000010) /*!<Analog Noise Filter OFF */
  4314. /******************************************************************************/
  4315. /* */
  4316. /* Independent WATCHDOG */
  4317. /* */
  4318. /******************************************************************************/
  4319. /******************* Bit definition for IWDG_KR register ********************/
  4320. #define IWDG_KR_KEY ((uint32_t)0xFFFF) /*!<Key value (write only, read 0000h) */
  4321. /******************* Bit definition for IWDG_PR register ********************/
  4322. #define IWDG_PR_PR ((uint32_t)0x07) /*!<PR[2:0] (Prescaler divider) */
  4323. #define IWDG_PR_PR_0 ((uint32_t)0x01) /*!<Bit 0 */
  4324. #define IWDG_PR_PR_1 ((uint32_t)0x02) /*!<Bit 1 */
  4325. #define IWDG_PR_PR_2 ((uint32_t)0x04) /*!<Bit 2 */
  4326. /******************* Bit definition for IWDG_RLR register *******************/
  4327. #define IWDG_RLR_RL ((uint32_t)0x0FFF) /*!<Watchdog counter reload value */
  4328. /******************* Bit definition for IWDG_SR register ********************/
  4329. #define IWDG_SR_PVU ((uint32_t)0x01) /*!<Watchdog prescaler value update */
  4330. #define IWDG_SR_RVU ((uint32_t)0x02) /*!<Watchdog counter reload value update */
  4331. /******************************************************************************/
  4332. /* */
  4333. /* Power Control */
  4334. /* */
  4335. /******************************************************************************/
  4336. /******************** Bit definition for PWR_CR register ********************/
  4337. #define PWR_CR_LPDS ((uint32_t)0x00000001) /*!< Low-Power Deepsleep */
  4338. #define PWR_CR_PDDS ((uint32_t)0x00000002) /*!< Power Down Deepsleep */
  4339. #define PWR_CR_CWUF ((uint32_t)0x00000004) /*!< Clear Wakeup Flag */
  4340. #define PWR_CR_CSBF ((uint32_t)0x00000008) /*!< Clear Standby Flag */
  4341. #define PWR_CR_PVDE ((uint32_t)0x00000010) /*!< Power Voltage Detector Enable */
  4342. #define PWR_CR_PLS ((uint32_t)0x000000E0) /*!< PLS[2:0] bits (PVD Level Selection) */
  4343. #define PWR_CR_PLS_0 ((uint32_t)0x00000020) /*!< Bit 0 */
  4344. #define PWR_CR_PLS_1 ((uint32_t)0x00000040) /*!< Bit 1 */
  4345. #define PWR_CR_PLS_2 ((uint32_t)0x00000080) /*!< Bit 2 */
  4346. /*!< PVD level configuration */
  4347. #define PWR_CR_PLS_LEV0 ((uint32_t)0x00000000) /*!< PVD level 0 */
  4348. #define PWR_CR_PLS_LEV1 ((uint32_t)0x00000020) /*!< PVD level 1 */
  4349. #define PWR_CR_PLS_LEV2 ((uint32_t)0x00000040) /*!< PVD level 2 */
  4350. #define PWR_CR_PLS_LEV3 ((uint32_t)0x00000060) /*!< PVD level 3 */
  4351. #define PWR_CR_PLS_LEV4 ((uint32_t)0x00000080) /*!< PVD level 4 */
  4352. #define PWR_CR_PLS_LEV5 ((uint32_t)0x000000A0) /*!< PVD level 5 */
  4353. #define PWR_CR_PLS_LEV6 ((uint32_t)0x000000C0) /*!< PVD level 6 */
  4354. #define PWR_CR_PLS_LEV7 ((uint32_t)0x000000E0) /*!< PVD level 7 */
  4355. #define PWR_CR_DBP ((uint32_t)0x00000100) /*!< Disable Backup Domain write protection */
  4356. #define PWR_CR_FPDS ((uint32_t)0x00000200) /*!< Flash power down in Stop mode */
  4357. #define PWR_CR_VOS ((uint32_t)0x0000C000) /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  4358. #define PWR_CR_VOS_0 ((uint32_t)0x00004000) /*!< Bit 0 */
  4359. #define PWR_CR_VOS_1 ((uint32_t)0x00008000) /*!< Bit 1 */
  4360. /* Legacy define */
  4361. #define PWR_CR_PMODE PWR_CR_VOS
  4362. /******************* Bit definition for PWR_CSR register ********************/
  4363. #define PWR_CSR_WUF ((uint32_t)0x00000001) /*!< Wakeup Flag */
  4364. #define PWR_CSR_SBF ((uint32_t)0x00000002) /*!< Standby Flag */
  4365. #define PWR_CSR_PVDO ((uint32_t)0x00000004) /*!< PVD Output */
  4366. #define PWR_CSR_BRR ((uint32_t)0x00000008) /*!< Backup regulator ready */
  4367. #define PWR_CSR_EWUP ((uint32_t)0x00000100) /*!< Enable WKUP pin */
  4368. #define PWR_CSR_BRE ((uint32_t)0x00000200) /*!< Backup regulator enable */
  4369. #define PWR_CSR_VOSRDY ((uint32_t)0x00004000) /*!< Regulator voltage scaling output selection ready */
  4370. /* Legacy define */
  4371. #define PWR_CSR_REGRDY PWR_CSR_VOSRDY
  4372. /******************************************************************************/
  4373. /* */
  4374. /* Reset and Clock Control */
  4375. /* */
  4376. /******************************************************************************/
  4377. /******************** Bit definition for RCC_CR register ********************/
  4378. #define RCC_CR_HSION ((uint32_t)0x00000001)
  4379. #define RCC_CR_HSIRDY ((uint32_t)0x00000002)
  4380. #define RCC_CR_HSITRIM ((uint32_t)0x000000F8)
  4381. #define RCC_CR_HSITRIM_0 ((uint32_t)0x00000008)/*!<Bit 0 */
  4382. #define RCC_CR_HSITRIM_1 ((uint32_t)0x00000010)/*!<Bit 1 */
  4383. #define RCC_CR_HSITRIM_2 ((uint32_t)0x00000020)/*!<Bit 2 */
  4384. #define RCC_CR_HSITRIM_3 ((uint32_t)0x00000040)/*!<Bit 3 */
  4385. #define RCC_CR_HSITRIM_4 ((uint32_t)0x00000080)/*!<Bit 4 */
  4386. #define RCC_CR_HSICAL ((uint32_t)0x0000FF00)
  4387. #define RCC_CR_HSICAL_0 ((uint32_t)0x00000100)/*!<Bit 0 */
  4388. #define RCC_CR_HSICAL_1 ((uint32_t)0x00000200)/*!<Bit 1 */
  4389. #define RCC_CR_HSICAL_2 ((uint32_t)0x00000400)/*!<Bit 2 */
  4390. #define RCC_CR_HSICAL_3 ((uint32_t)0x00000800)/*!<Bit 3 */
  4391. #define RCC_CR_HSICAL_4 ((uint32_t)0x00001000)/*!<Bit 4 */
  4392. #define RCC_CR_HSICAL_5 ((uint32_t)0x00002000)/*!<Bit 5 */
  4393. #define RCC_CR_HSICAL_6 ((uint32_t)0x00004000)/*!<Bit 6 */
  4394. #define RCC_CR_HSICAL_7 ((uint32_t)0x00008000)/*!<Bit 7 */
  4395. #define RCC_CR_HSEON ((uint32_t)0x00010000)
  4396. #define RCC_CR_HSERDY ((uint32_t)0x00020000)
  4397. #define RCC_CR_HSEBYP ((uint32_t)0x00040000)
  4398. #define RCC_CR_CSSON ((uint32_t)0x00080000)
  4399. #define RCC_CR_PLLON ((uint32_t)0x01000000)
  4400. #define RCC_CR_PLLRDY ((uint32_t)0x02000000)
  4401. #define RCC_CR_PLLI2SON ((uint32_t)0x04000000)
  4402. #define RCC_CR_PLLI2SRDY ((uint32_t)0x08000000)
  4403. /******************** Bit definition for RCC_PLLCFGR register ***************/
  4404. #define RCC_PLLCFGR_PLLM ((uint32_t)0x0000003F)
  4405. #define RCC_PLLCFGR_PLLM_0 ((uint32_t)0x00000001)
  4406. #define RCC_PLLCFGR_PLLM_1 ((uint32_t)0x00000002)
  4407. #define RCC_PLLCFGR_PLLM_2 ((uint32_t)0x00000004)
  4408. #define RCC_PLLCFGR_PLLM_3 ((uint32_t)0x00000008)
  4409. #define RCC_PLLCFGR_PLLM_4 ((uint32_t)0x00000010)
  4410. #define RCC_PLLCFGR_PLLM_5 ((uint32_t)0x00000020)
  4411. #define RCC_PLLCFGR_PLLN ((uint32_t)0x00007FC0)
  4412. #define RCC_PLLCFGR_PLLN_0 ((uint32_t)0x00000040)
  4413. #define RCC_PLLCFGR_PLLN_1 ((uint32_t)0x00000080)
  4414. #define RCC_PLLCFGR_PLLN_2 ((uint32_t)0x00000100)
  4415. #define RCC_PLLCFGR_PLLN_3 ((uint32_t)0x00000200)
  4416. #define RCC_PLLCFGR_PLLN_4 ((uint32_t)0x00000400)
  4417. #define RCC_PLLCFGR_PLLN_5 ((uint32_t)0x00000800)
  4418. #define RCC_PLLCFGR_PLLN_6 ((uint32_t)0x00001000)
  4419. #define RCC_PLLCFGR_PLLN_7 ((uint32_t)0x00002000)
  4420. #define RCC_PLLCFGR_PLLN_8 ((uint32_t)0x00004000)
  4421. #define RCC_PLLCFGR_PLLP ((uint32_t)0x00030000)
  4422. #define RCC_PLLCFGR_PLLP_0 ((uint32_t)0x00010000)
  4423. #define RCC_PLLCFGR_PLLP_1 ((uint32_t)0x00020000)
  4424. #define RCC_PLLCFGR_PLLSRC ((uint32_t)0x00400000)
  4425. #define RCC_PLLCFGR_PLLSRC_HSE ((uint32_t)0x00400000)
  4426. #define RCC_PLLCFGR_PLLSRC_HSI ((uint32_t)0x00000000)
  4427. #define RCC_PLLCFGR_PLLQ ((uint32_t)0x0F000000)
  4428. #define RCC_PLLCFGR_PLLQ_0 ((uint32_t)0x01000000)
  4429. #define RCC_PLLCFGR_PLLQ_1 ((uint32_t)0x02000000)
  4430. #define RCC_PLLCFGR_PLLQ_2 ((uint32_t)0x04000000)
  4431. #define RCC_PLLCFGR_PLLQ_3 ((uint32_t)0x08000000)
  4432. /******************** Bit definition for RCC_CFGR register ******************/
  4433. /*!< SW configuration */
  4434. #define RCC_CFGR_SW ((uint32_t)0x00000003) /*!< SW[1:0] bits (System clock Switch) */
  4435. #define RCC_CFGR_SW_0 ((uint32_t)0x00000001) /*!< Bit 0 */
  4436. #define RCC_CFGR_SW_1 ((uint32_t)0x00000002) /*!< Bit 1 */
  4437. #define RCC_CFGR_SW_HSI ((uint32_t)0x00000000) /*!< HSI selected as system clock */
  4438. #define RCC_CFGR_SW_HSE ((uint32_t)0x00000001) /*!< HSE selected as system clock */
  4439. #define RCC_CFGR_SW_PLL ((uint32_t)0x00000002) /*!< PLL selected as system clock */
  4440. /*!< SWS configuration */
  4441. #define RCC_CFGR_SWS ((uint32_t)0x0000000C) /*!< SWS[1:0] bits (System Clock Switch Status) */
  4442. #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004) /*!< Bit 0 */
  4443. #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008) /*!< Bit 1 */
  4444. #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000000) /*!< HSI oscillator used as system clock */
  4445. #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000004) /*!< HSE oscillator used as system clock */
  4446. #define RCC_CFGR_SWS_PLL ((uint32_t)0x00000008) /*!< PLL used as system clock */
  4447. /*!< HPRE configuration */
  4448. #define RCC_CFGR_HPRE ((uint32_t)0x000000F0) /*!< HPRE[3:0] bits (AHB prescaler) */
  4449. #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010) /*!< Bit 0 */
  4450. #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020) /*!< Bit 1 */
  4451. #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040) /*!< Bit 2 */
  4452. #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080) /*!< Bit 3 */
  4453. #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000) /*!< SYSCLK not divided */
  4454. #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080) /*!< SYSCLK divided by 2 */
  4455. #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090) /*!< SYSCLK divided by 4 */
  4456. #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0) /*!< SYSCLK divided by 8 */
  4457. #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0) /*!< SYSCLK divided by 16 */
  4458. #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0) /*!< SYSCLK divided by 64 */
  4459. #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0) /*!< SYSCLK divided by 128 */
  4460. #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0) /*!< SYSCLK divided by 256 */
  4461. #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0) /*!< SYSCLK divided by 512 */
  4462. /*!< PPRE1 configuration */
  4463. #define RCC_CFGR_PPRE1 ((uint32_t)0x00001C00) /*!< PRE1[2:0] bits (APB1 prescaler) */
  4464. #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000400) /*!< Bit 0 */
  4465. #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000800) /*!< Bit 1 */
  4466. #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00001000) /*!< Bit 2 */
  4467. #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
  4468. #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00001000) /*!< HCLK divided by 2 */
  4469. #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00001400) /*!< HCLK divided by 4 */
  4470. #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00001800) /*!< HCLK divided by 8 */
  4471. #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00001C00) /*!< HCLK divided by 16 */
  4472. /*!< PPRE2 configuration */
  4473. #define RCC_CFGR_PPRE2 ((uint32_t)0x0000E000) /*!< PRE2[2:0] bits (APB2 prescaler) */
  4474. #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00002000) /*!< Bit 0 */
  4475. #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00004000) /*!< Bit 1 */
  4476. #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00008000) /*!< Bit 2 */
  4477. #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
  4478. #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00008000) /*!< HCLK divided by 2 */
  4479. #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x0000A000) /*!< HCLK divided by 4 */
  4480. #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x0000C000) /*!< HCLK divided by 8 */
  4481. #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x0000E000) /*!< HCLK divided by 16 */
  4482. /*!< RTCPRE configuration */
  4483. #define RCC_CFGR_RTCPRE ((uint32_t)0x001F0000)
  4484. #define RCC_CFGR_RTCPRE_0 ((uint32_t)0x00010000)
  4485. #define RCC_CFGR_RTCPRE_1 ((uint32_t)0x00020000)
  4486. #define RCC_CFGR_RTCPRE_2 ((uint32_t)0x00040000)
  4487. #define RCC_CFGR_RTCPRE_3 ((uint32_t)0x00080000)
  4488. #define RCC_CFGR_RTCPRE_4 ((uint32_t)0x00100000)
  4489. /*!< MCO1 configuration */
  4490. #define RCC_CFGR_MCO1 ((uint32_t)0x00600000)
  4491. #define RCC_CFGR_MCO1_0 ((uint32_t)0x00200000)
  4492. #define RCC_CFGR_MCO1_1 ((uint32_t)0x00400000)
  4493. #define RCC_CFGR_I2SSRC ((uint32_t)0x00800000)
  4494. #define RCC_CFGR_MCO1PRE ((uint32_t)0x07000000)
  4495. #define RCC_CFGR_MCO1PRE_0 ((uint32_t)0x01000000)
  4496. #define RCC_CFGR_MCO1PRE_1 ((uint32_t)0x02000000)
  4497. #define RCC_CFGR_MCO1PRE_2 ((uint32_t)0x04000000)
  4498. #define RCC_CFGR_MCO2PRE ((uint32_t)0x38000000)
  4499. #define RCC_CFGR_MCO2PRE_0 ((uint32_t)0x08000000)
  4500. #define RCC_CFGR_MCO2PRE_1 ((uint32_t)0x10000000)
  4501. #define RCC_CFGR_MCO2PRE_2 ((uint32_t)0x20000000)
  4502. #define RCC_CFGR_MCO2 ((uint32_t)0xC0000000)
  4503. #define RCC_CFGR_MCO2_0 ((uint32_t)0x40000000)
  4504. #define RCC_CFGR_MCO2_1 ((uint32_t)0x80000000)
  4505. /******************** Bit definition for RCC_CIR register *******************/
  4506. #define RCC_CIR_LSIRDYF ((uint32_t)0x00000001)
  4507. #define RCC_CIR_LSERDYF ((uint32_t)0x00000002)
  4508. #define RCC_CIR_HSIRDYF ((uint32_t)0x00000004)
  4509. #define RCC_CIR_HSERDYF ((uint32_t)0x00000008)
  4510. #define RCC_CIR_PLLRDYF ((uint32_t)0x00000010)
  4511. #define RCC_CIR_PLLI2SRDYF ((uint32_t)0x00000020)
  4512. #define RCC_CIR_CSSF ((uint32_t)0x00000080)
  4513. #define RCC_CIR_LSIRDYIE ((uint32_t)0x00000100)
  4514. #define RCC_CIR_LSERDYIE ((uint32_t)0x00000200)
  4515. #define RCC_CIR_HSIRDYIE ((uint32_t)0x00000400)
  4516. #define RCC_CIR_HSERDYIE ((uint32_t)0x00000800)
  4517. #define RCC_CIR_PLLRDYIE ((uint32_t)0x00001000)
  4518. #define RCC_CIR_PLLI2SRDYIE ((uint32_t)0x00002000)
  4519. #define RCC_CIR_LSIRDYC ((uint32_t)0x00010000)
  4520. #define RCC_CIR_LSERDYC ((uint32_t)0x00020000)
  4521. #define RCC_CIR_HSIRDYC ((uint32_t)0x00040000)
  4522. #define RCC_CIR_HSERDYC ((uint32_t)0x00080000)
  4523. #define RCC_CIR_PLLRDYC ((uint32_t)0x00100000)
  4524. #define RCC_CIR_PLLI2SRDYC ((uint32_t)0x00200000)
  4525. #define RCC_CIR_CSSC ((uint32_t)0x00800000)
  4526. /******************** Bit definition for RCC_AHB1RSTR register **************/
  4527. #define RCC_AHB1RSTR_GPIOARST ((uint32_t)0x00000001)
  4528. #define RCC_AHB1RSTR_GPIOBRST ((uint32_t)0x00000002)
  4529. #define RCC_AHB1RSTR_GPIOCRST ((uint32_t)0x00000004)
  4530. #define RCC_AHB1RSTR_GPIODRST ((uint32_t)0x00000008)
  4531. #define RCC_AHB1RSTR_GPIOERST ((uint32_t)0x00000010)
  4532. #define RCC_AHB1RSTR_GPIOFRST ((uint32_t)0x00000020)
  4533. #define RCC_AHB1RSTR_GPIOGRST ((uint32_t)0x00000040)
  4534. #define RCC_AHB1RSTR_GPIOHRST ((uint32_t)0x00000080)
  4535. #define RCC_AHB1RSTR_GPIOIRST ((uint32_t)0x00000100)
  4536. #define RCC_AHB1RSTR_CRCRST ((uint32_t)0x00001000)
  4537. #define RCC_AHB1RSTR_DMA1RST ((uint32_t)0x00200000)
  4538. #define RCC_AHB1RSTR_DMA2RST ((uint32_t)0x00400000)
  4539. #define RCC_AHB1RSTR_ETHMACRST ((uint32_t)0x02000000)
  4540. #define RCC_AHB1RSTR_OTGHRST ((uint32_t)0x10000000)
  4541. /******************** Bit definition for RCC_AHB2RSTR register **************/
  4542. #define RCC_AHB2RSTR_DCMIRST ((uint32_t)0x00000001)
  4543. #define RCC_AHB2RSTR_CRYPRST ((uint32_t)0x00000010)
  4544. #define RCC_AHB2RSTR_HASHRST ((uint32_t)0x00000020)
  4545. /* maintained for legacy purpose */
  4546. #define RCC_AHB2RSTR_HSAHRST RCC_AHB2RSTR_HASHRST
  4547. #define RCC_AHB2RSTR_RNGRST ((uint32_t)0x00000040)
  4548. #define RCC_AHB2RSTR_OTGFSRST ((uint32_t)0x00000080)
  4549. /******************** Bit definition for RCC_AHB3RSTR register **************/
  4550. #define RCC_AHB3RSTR_FSMCRST ((uint32_t)0x00000001)
  4551. /******************** Bit definition for RCC_APB1RSTR register **************/
  4552. #define RCC_APB1RSTR_TIM2RST ((uint32_t)0x00000001)
  4553. #define RCC_APB1RSTR_TIM3RST ((uint32_t)0x00000002)
  4554. #define RCC_APB1RSTR_TIM4RST ((uint32_t)0x00000004)
  4555. #define RCC_APB1RSTR_TIM5RST ((uint32_t)0x00000008)
  4556. #define RCC_APB1RSTR_TIM6RST ((uint32_t)0x00000010)
  4557. #define RCC_APB1RSTR_TIM7RST ((uint32_t)0x00000020)
  4558. #define RCC_APB1RSTR_TIM12RST ((uint32_t)0x00000040)
  4559. #define RCC_APB1RSTR_TIM13RST ((uint32_t)0x00000080)
  4560. #define RCC_APB1RSTR_TIM14RST ((uint32_t)0x00000100)
  4561. #define RCC_APB1RSTR_WWDGRST ((uint32_t)0x00000800)
  4562. #define RCC_APB1RSTR_SPI2RST ((uint32_t)0x00004000)
  4563. #define RCC_APB1RSTR_SPI3RST ((uint32_t)0x00008000)
  4564. #define RCC_APB1RSTR_USART2RST ((uint32_t)0x00020000)
  4565. #define RCC_APB1RSTR_USART3RST ((uint32_t)0x00040000)
  4566. #define RCC_APB1RSTR_UART4RST ((uint32_t)0x00080000)
  4567. #define RCC_APB1RSTR_UART5RST ((uint32_t)0x00100000)
  4568. #define RCC_APB1RSTR_I2C1RST ((uint32_t)0x00200000)
  4569. #define RCC_APB1RSTR_I2C2RST ((uint32_t)0x00400000)
  4570. #define RCC_APB1RSTR_I2C3RST ((uint32_t)0x00800000)
  4571. #define RCC_APB1RSTR_CAN1RST ((uint32_t)0x02000000)
  4572. #define RCC_APB1RSTR_CAN2RST ((uint32_t)0x04000000)
  4573. #define RCC_APB1RSTR_PWRRST ((uint32_t)0x10000000)
  4574. #define RCC_APB1RSTR_DACRST ((uint32_t)0x20000000)
  4575. /******************** Bit definition for RCC_APB2RSTR register **************/
  4576. #define RCC_APB2RSTR_TIM1RST ((uint32_t)0x00000001)
  4577. #define RCC_APB2RSTR_TIM8RST ((uint32_t)0x00000002)
  4578. #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00000010)
  4579. #define RCC_APB2RSTR_USART6RST ((uint32_t)0x00000020)
  4580. #define RCC_APB2RSTR_ADCRST ((uint32_t)0x00000100)
  4581. #define RCC_APB2RSTR_SDIORST ((uint32_t)0x00000800)
  4582. #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000)
  4583. #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00004000)
  4584. #define RCC_APB2RSTR_TIM9RST ((uint32_t)0x00010000)
  4585. #define RCC_APB2RSTR_TIM10RST ((uint32_t)0x00020000)
  4586. #define RCC_APB2RSTR_TIM11RST ((uint32_t)0x00040000)
  4587. /* Old SPI1RST bit definition, maintained for legacy purpose */
  4588. #define RCC_APB2RSTR_SPI1 RCC_APB2RSTR_SPI1RST
  4589. /******************** Bit definition for RCC_AHB1ENR register ***************/
  4590. #define RCC_AHB1ENR_GPIOAEN ((uint32_t)0x00000001)
  4591. #define RCC_AHB1ENR_GPIOBEN ((uint32_t)0x00000002)
  4592. #define RCC_AHB1ENR_GPIOCEN ((uint32_t)0x00000004)
  4593. #define RCC_AHB1ENR_GPIODEN ((uint32_t)0x00000008)
  4594. #define RCC_AHB1ENR_GPIOEEN ((uint32_t)0x00000010)
  4595. #define RCC_AHB1ENR_GPIOFEN ((uint32_t)0x00000020)
  4596. #define RCC_AHB1ENR_GPIOGEN ((uint32_t)0x00000040)
  4597. #define RCC_AHB1ENR_GPIOHEN ((uint32_t)0x00000080)
  4598. #define RCC_AHB1ENR_GPIOIEN ((uint32_t)0x00000100)
  4599. #define RCC_AHB1ENR_CRCEN ((uint32_t)0x00001000)
  4600. #define RCC_AHB1ENR_BKPSRAMEN ((uint32_t)0x00040000)
  4601. #define RCC_AHB1ENR_CCMDATARAMEN ((uint32_t)0x00100000)
  4602. #define RCC_AHB1ENR_DMA1EN ((uint32_t)0x00200000)
  4603. #define RCC_AHB1ENR_DMA2EN ((uint32_t)0x00400000)
  4604. #define RCC_AHB1ENR_ETHMACEN ((uint32_t)0x02000000)
  4605. #define RCC_AHB1ENR_ETHMACTXEN ((uint32_t)0x04000000)
  4606. #define RCC_AHB1ENR_ETHMACRXEN ((uint32_t)0x08000000)
  4607. #define RCC_AHB1ENR_ETHMACPTPEN ((uint32_t)0x10000000)
  4608. #define RCC_AHB1ENR_OTGHSEN ((uint32_t)0x20000000)
  4609. #define RCC_AHB1ENR_OTGHSULPIEN ((uint32_t)0x40000000)
  4610. /******************** Bit definition for RCC_AHB2ENR register ***************/
  4611. #define RCC_AHB2ENR_DCMIEN ((uint32_t)0x00000001)
  4612. #define RCC_AHB2ENR_CRYPEN ((uint32_t)0x00000010)
  4613. #define RCC_AHB2ENR_HASHEN ((uint32_t)0x00000020)
  4614. #define RCC_AHB2ENR_RNGEN ((uint32_t)0x00000040)
  4615. #define RCC_AHB2ENR_OTGFSEN ((uint32_t)0x00000080)
  4616. /******************** Bit definition for RCC_AHB3ENR register ***************/
  4617. #define RCC_AHB3ENR_FSMCEN ((uint32_t)0x00000001)
  4618. /******************** Bit definition for RCC_APB1ENR register ***************/
  4619. #define RCC_APB1ENR_TIM2EN ((uint32_t)0x00000001)
  4620. #define RCC_APB1ENR_TIM3EN ((uint32_t)0x00000002)
  4621. #define RCC_APB1ENR_TIM4EN ((uint32_t)0x00000004)
  4622. #define RCC_APB1ENR_TIM5EN ((uint32_t)0x00000008)
  4623. #define RCC_APB1ENR_TIM6EN ((uint32_t)0x00000010)
  4624. #define RCC_APB1ENR_TIM7EN ((uint32_t)0x00000020)
  4625. #define RCC_APB1ENR_TIM12EN ((uint32_t)0x00000040)
  4626. #define RCC_APB1ENR_TIM13EN ((uint32_t)0x00000080)
  4627. #define RCC_APB1ENR_TIM14EN ((uint32_t)0x00000100)
  4628. #define RCC_APB1ENR_WWDGEN ((uint32_t)0x00000800)
  4629. #define RCC_APB1ENR_SPI2EN ((uint32_t)0x00004000)
  4630. #define RCC_APB1ENR_SPI3EN ((uint32_t)0x00008000)
  4631. #define RCC_APB1ENR_USART2EN ((uint32_t)0x00020000)
  4632. #define RCC_APB1ENR_USART3EN ((uint32_t)0x00040000)
  4633. #define RCC_APB1ENR_UART4EN ((uint32_t)0x00080000)
  4634. #define RCC_APB1ENR_UART5EN ((uint32_t)0x00100000)
  4635. #define RCC_APB1ENR_I2C1EN ((uint32_t)0x00200000)
  4636. #define RCC_APB1ENR_I2C2EN ((uint32_t)0x00400000)
  4637. #define RCC_APB1ENR_I2C3EN ((uint32_t)0x00800000)
  4638. #define RCC_APB1ENR_CAN1EN ((uint32_t)0x02000000)
  4639. #define RCC_APB1ENR_CAN2EN ((uint32_t)0x04000000)
  4640. #define RCC_APB1ENR_PWREN ((uint32_t)0x10000000)
  4641. #define RCC_APB1ENR_DACEN ((uint32_t)0x20000000)
  4642. /******************** Bit definition for RCC_APB2ENR register ***************/
  4643. #define RCC_APB2ENR_TIM1EN ((uint32_t)0x00000001)
  4644. #define RCC_APB2ENR_TIM8EN ((uint32_t)0x00000002)
  4645. #define RCC_APB2ENR_USART1EN ((uint32_t)0x00000010)
  4646. #define RCC_APB2ENR_USART6EN ((uint32_t)0x00000020)
  4647. #define RCC_APB2ENR_ADC1EN ((uint32_t)0x00000100)
  4648. #define RCC_APB2ENR_ADC2EN ((uint32_t)0x00000200)
  4649. #define RCC_APB2ENR_ADC3EN ((uint32_t)0x00000400)
  4650. #define RCC_APB2ENR_SDIOEN ((uint32_t)0x00000800)
  4651. #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000)
  4652. #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00004000)
  4653. #define RCC_APB2ENR_TIM9EN ((uint32_t)0x00010000)
  4654. #define RCC_APB2ENR_TIM10EN ((uint32_t)0x00020000)
  4655. #define RCC_APB2ENR_TIM11EN ((uint32_t)0x00040000)
  4656. #define RCC_APB2ENR_SPI5EN ((uint32_t)0x00100000)
  4657. #define RCC_APB2ENR_SPI6EN ((uint32_t)0x00200000)
  4658. /******************** Bit definition for RCC_AHB1LPENR register *************/
  4659. #define RCC_AHB1LPENR_GPIOALPEN ((uint32_t)0x00000001)
  4660. #define RCC_AHB1LPENR_GPIOBLPEN ((uint32_t)0x00000002)
  4661. #define RCC_AHB1LPENR_GPIOCLPEN ((uint32_t)0x00000004)
  4662. #define RCC_AHB1LPENR_GPIODLPEN ((uint32_t)0x00000008)
  4663. #define RCC_AHB1LPENR_GPIOELPEN ((uint32_t)0x00000010)
  4664. #define RCC_AHB1LPENR_GPIOFLPEN ((uint32_t)0x00000020)
  4665. #define RCC_AHB1LPENR_GPIOGLPEN ((uint32_t)0x00000040)
  4666. #define RCC_AHB1LPENR_GPIOHLPEN ((uint32_t)0x00000080)
  4667. #define RCC_AHB1LPENR_GPIOILPEN ((uint32_t)0x00000100)
  4668. #define RCC_AHB1LPENR_CRCLPEN ((uint32_t)0x00001000)
  4669. #define RCC_AHB1LPENR_FLITFLPEN ((uint32_t)0x00008000)
  4670. #define RCC_AHB1LPENR_SRAM1LPEN ((uint32_t)0x00010000)
  4671. #define RCC_AHB1LPENR_SRAM2LPEN ((uint32_t)0x00020000)
  4672. #define RCC_AHB1LPENR_BKPSRAMLPEN ((uint32_t)0x00040000)
  4673. #define RCC_AHB1LPENR_SRAM3LPEN ((uint32_t)0x00080000)
  4674. #define RCC_AHB1LPENR_DMA1LPEN ((uint32_t)0x00200000)
  4675. #define RCC_AHB1LPENR_DMA2LPEN ((uint32_t)0x00400000)
  4676. #define RCC_AHB1LPENR_ETHMACLPEN ((uint32_t)0x02000000)
  4677. #define RCC_AHB1LPENR_ETHMACTXLPEN ((uint32_t)0x04000000)
  4678. #define RCC_AHB1LPENR_ETHMACRXLPEN ((uint32_t)0x08000000)
  4679. #define RCC_AHB1LPENR_ETHMACPTPLPEN ((uint32_t)0x10000000)
  4680. #define RCC_AHB1LPENR_OTGHSLPEN ((uint32_t)0x20000000)
  4681. #define RCC_AHB1LPENR_OTGHSULPILPEN ((uint32_t)0x40000000)
  4682. /******************** Bit definition for RCC_AHB2LPENR register *************/
  4683. #define RCC_AHB2LPENR_DCMILPEN ((uint32_t)0x00000001)
  4684. #define RCC_AHB2LPENR_CRYPLPEN ((uint32_t)0x00000010)
  4685. #define RCC_AHB2LPENR_HASHLPEN ((uint32_t)0x00000020)
  4686. #define RCC_AHB2LPENR_RNGLPEN ((uint32_t)0x00000040)
  4687. #define RCC_AHB2LPENR_OTGFSLPEN ((uint32_t)0x00000080)
  4688. /******************** Bit definition for RCC_AHB3LPENR register *************/
  4689. #define RCC_AHB3LPENR_FSMCLPEN ((uint32_t)0x00000001)
  4690. /******************** Bit definition for RCC_APB1LPENR register *************/
  4691. #define RCC_APB1LPENR_TIM2LPEN ((uint32_t)0x00000001)
  4692. #define RCC_APB1LPENR_TIM3LPEN ((uint32_t)0x00000002)
  4693. #define RCC_APB1LPENR_TIM4LPEN ((uint32_t)0x00000004)
  4694. #define RCC_APB1LPENR_TIM5LPEN ((uint32_t)0x00000008)
  4695. #define RCC_APB1LPENR_TIM6LPEN ((uint32_t)0x00000010)
  4696. #define RCC_APB1LPENR_TIM7LPEN ((uint32_t)0x00000020)
  4697. #define RCC_APB1LPENR_TIM12LPEN ((uint32_t)0x00000040)
  4698. #define RCC_APB1LPENR_TIM13LPEN ((uint32_t)0x00000080)
  4699. #define RCC_APB1LPENR_TIM14LPEN ((uint32_t)0x00000100)
  4700. #define RCC_APB1LPENR_WWDGLPEN ((uint32_t)0x00000800)
  4701. #define RCC_APB1LPENR_SPI2LPEN ((uint32_t)0x00004000)
  4702. #define RCC_APB1LPENR_SPI3LPEN ((uint32_t)0x00008000)
  4703. #define RCC_APB1LPENR_USART2LPEN ((uint32_t)0x00020000)
  4704. #define RCC_APB1LPENR_USART3LPEN ((uint32_t)0x00040000)
  4705. #define RCC_APB1LPENR_UART4LPEN ((uint32_t)0x00080000)
  4706. #define RCC_APB1LPENR_UART5LPEN ((uint32_t)0x00100000)
  4707. #define RCC_APB1LPENR_I2C1LPEN ((uint32_t)0x00200000)
  4708. #define RCC_APB1LPENR_I2C2LPEN ((uint32_t)0x00400000)
  4709. #define RCC_APB1LPENR_I2C3LPEN ((uint32_t)0x00800000)
  4710. #define RCC_APB1LPENR_CAN1LPEN ((uint32_t)0x02000000)
  4711. #define RCC_APB1LPENR_CAN2LPEN ((uint32_t)0x04000000)
  4712. #define RCC_APB1LPENR_PWRLPEN ((uint32_t)0x10000000)
  4713. #define RCC_APB1LPENR_DACLPEN ((uint32_t)0x20000000)
  4714. /******************** Bit definition for RCC_APB2LPENR register *************/
  4715. #define RCC_APB2LPENR_TIM1LPEN ((uint32_t)0x00000001)
  4716. #define RCC_APB2LPENR_TIM8LPEN ((uint32_t)0x00000002)
  4717. #define RCC_APB2LPENR_USART1LPEN ((uint32_t)0x00000010)
  4718. #define RCC_APB2LPENR_USART6LPEN ((uint32_t)0x00000020)
  4719. #define RCC_APB2LPENR_ADC1LPEN ((uint32_t)0x00000100)
  4720. #define RCC_APB2LPENR_ADC2LPEN ((uint32_t)0x00000200)
  4721. #define RCC_APB2LPENR_ADC3LPEN ((uint32_t)0x00000400)
  4722. #define RCC_APB2LPENR_SDIOLPEN ((uint32_t)0x00000800)
  4723. #define RCC_APB2LPENR_SPI1LPEN ((uint32_t)0x00001000)
  4724. #define RCC_APB2LPENR_SYSCFGLPEN ((uint32_t)0x00004000)
  4725. #define RCC_APB2LPENR_TIM9LPEN ((uint32_t)0x00010000)
  4726. #define RCC_APB2LPENR_TIM10LPEN ((uint32_t)0x00020000)
  4727. #define RCC_APB2LPENR_TIM11LPEN ((uint32_t)0x00040000)
  4728. /******************** Bit definition for RCC_BDCR register ******************/
  4729. #define RCC_BDCR_LSEON ((uint32_t)0x00000001)
  4730. #define RCC_BDCR_LSERDY ((uint32_t)0x00000002)
  4731. #define RCC_BDCR_LSEBYP ((uint32_t)0x00000004)
  4732. #define RCC_BDCR_RTCSEL ((uint32_t)0x00000300)
  4733. #define RCC_BDCR_RTCSEL_0 ((uint32_t)0x00000100)
  4734. #define RCC_BDCR_RTCSEL_1 ((uint32_t)0x00000200)
  4735. #define RCC_BDCR_RTCEN ((uint32_t)0x00008000)
  4736. #define RCC_BDCR_BDRST ((uint32_t)0x00010000)
  4737. /******************** Bit definition for RCC_CSR register *******************/
  4738. #define RCC_CSR_LSION ((uint32_t)0x00000001)
  4739. #define RCC_CSR_LSIRDY ((uint32_t)0x00000002)
  4740. #define RCC_CSR_RMVF ((uint32_t)0x01000000)
  4741. #define RCC_CSR_BORRSTF ((uint32_t)0x02000000)
  4742. #define RCC_CSR_PADRSTF ((uint32_t)0x04000000)
  4743. #define RCC_CSR_PORRSTF ((uint32_t)0x08000000)
  4744. #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000)
  4745. #define RCC_CSR_WDGRSTF ((uint32_t)0x20000000)
  4746. #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000)
  4747. #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000)
  4748. /******************** Bit definition for RCC_SSCGR register *****************/
  4749. #define RCC_SSCGR_MODPER ((uint32_t)0x00001FFF)
  4750. #define RCC_SSCGR_INCSTEP ((uint32_t)0x0FFFE000)
  4751. #define RCC_SSCGR_SPREADSEL ((uint32_t)0x40000000)
  4752. #define RCC_SSCGR_SSCGEN ((uint32_t)0x80000000)
  4753. /******************** Bit definition for RCC_PLLI2SCFGR register ************/
  4754. #define RCC_PLLI2SCFGR_PLLI2SN ((uint32_t)0x00007FC0)
  4755. #define RCC_PLLI2SCFGR_PLLI2SN_0 ((uint32_t)0x00000040)
  4756. #define RCC_PLLI2SCFGR_PLLI2SN_1 ((uint32_t)0x00000080)
  4757. #define RCC_PLLI2SCFGR_PLLI2SN_2 ((uint32_t)0x00000100)
  4758. #define RCC_PLLI2SCFGR_PLLI2SN_3 ((uint32_t)0x00000200)
  4759. #define RCC_PLLI2SCFGR_PLLI2SN_4 ((uint32_t)0x00000400)
  4760. #define RCC_PLLI2SCFGR_PLLI2SN_5 ((uint32_t)0x00000800)
  4761. #define RCC_PLLI2SCFGR_PLLI2SN_6 ((uint32_t)0x00001000)
  4762. #define RCC_PLLI2SCFGR_PLLI2SN_7 ((uint32_t)0x00002000)
  4763. #define RCC_PLLI2SCFGR_PLLI2SN_8 ((uint32_t)0x00004000)
  4764. #define RCC_PLLI2SCFGR_PLLI2SR ((uint32_t)0x70000000)
  4765. #define RCC_PLLI2SCFGR_PLLI2SR_0 ((uint32_t)0x10000000)
  4766. #define RCC_PLLI2SCFGR_PLLI2SR_1 ((uint32_t)0x20000000)
  4767. #define RCC_PLLI2SCFGR_PLLI2SR_2 ((uint32_t)0x40000000)
  4768. /******************************************************************************/
  4769. /* */
  4770. /* RNG */
  4771. /* */
  4772. /******************************************************************************/
  4773. /******************** Bits definition for RNG_CR register *******************/
  4774. #define RNG_CR_RNGEN ((uint32_t)0x00000004)
  4775. #define RNG_CR_IE ((uint32_t)0x00000008)
  4776. /******************** Bits definition for RNG_SR register *******************/
  4777. #define RNG_SR_DRDY ((uint32_t)0x00000001)
  4778. #define RNG_SR_CECS ((uint32_t)0x00000002)
  4779. #define RNG_SR_SECS ((uint32_t)0x00000004)
  4780. #define RNG_SR_CEIS ((uint32_t)0x00000020)
  4781. #define RNG_SR_SEIS ((uint32_t)0x00000040)
  4782. /******************************************************************************/
  4783. /* */
  4784. /* Real-Time Clock (RTC) */
  4785. /* */
  4786. /******************************************************************************/
  4787. /******************** Bits definition for RTC_TR register *******************/
  4788. #define RTC_TR_PM ((uint32_t)0x00400000)
  4789. #define RTC_TR_HT ((uint32_t)0x00300000)
  4790. #define RTC_TR_HT_0 ((uint32_t)0x00100000)
  4791. #define RTC_TR_HT_1 ((uint32_t)0x00200000)
  4792. #define RTC_TR_HU ((uint32_t)0x000F0000)
  4793. #define RTC_TR_HU_0 ((uint32_t)0x00010000)
  4794. #define RTC_TR_HU_1 ((uint32_t)0x00020000)
  4795. #define RTC_TR_HU_2 ((uint32_t)0x00040000)
  4796. #define RTC_TR_HU_3 ((uint32_t)0x00080000)
  4797. #define RTC_TR_MNT ((uint32_t)0x00007000)
  4798. #define RTC_TR_MNT_0 ((uint32_t)0x00001000)
  4799. #define RTC_TR_MNT_1 ((uint32_t)0x00002000)
  4800. #define RTC_TR_MNT_2 ((uint32_t)0x00004000)
  4801. #define RTC_TR_MNU ((uint32_t)0x00000F00)
  4802. #define RTC_TR_MNU_0 ((uint32_t)0x00000100)
  4803. #define RTC_TR_MNU_1 ((uint32_t)0x00000200)
  4804. #define RTC_TR_MNU_2 ((uint32_t)0x00000400)
  4805. #define RTC_TR_MNU_3 ((uint32_t)0x00000800)
  4806. #define RTC_TR_ST ((uint32_t)0x00000070)
  4807. #define RTC_TR_ST_0 ((uint32_t)0x00000010)
  4808. #define RTC_TR_ST_1 ((uint32_t)0x00000020)
  4809. #define RTC_TR_ST_2 ((uint32_t)0x00000040)
  4810. #define RTC_TR_SU ((uint32_t)0x0000000F)
  4811. #define RTC_TR_SU_0 ((uint32_t)0x00000001)
  4812. #define RTC_TR_SU_1 ((uint32_t)0x00000002)
  4813. #define RTC_TR_SU_2 ((uint32_t)0x00000004)
  4814. #define RTC_TR_SU_3 ((uint32_t)0x00000008)
  4815. /******************** Bits definition for RTC_DR register *******************/
  4816. #define RTC_DR_YT ((uint32_t)0x00F00000)
  4817. #define RTC_DR_YT_0 ((uint32_t)0x00100000)
  4818. #define RTC_DR_YT_1 ((uint32_t)0x00200000)
  4819. #define RTC_DR_YT_2 ((uint32_t)0x00400000)
  4820. #define RTC_DR_YT_3 ((uint32_t)0x00800000)
  4821. #define RTC_DR_YU ((uint32_t)0x000F0000)
  4822. #define RTC_DR_YU_0 ((uint32_t)0x00010000)
  4823. #define RTC_DR_YU_1 ((uint32_t)0x00020000)
  4824. #define RTC_DR_YU_2 ((uint32_t)0x00040000)
  4825. #define RTC_DR_YU_3 ((uint32_t)0x00080000)
  4826. #define RTC_DR_WDU ((uint32_t)0x0000E000)
  4827. #define RTC_DR_WDU_0 ((uint32_t)0x00002000)
  4828. #define RTC_DR_WDU_1 ((uint32_t)0x00004000)
  4829. #define RTC_DR_WDU_2 ((uint32_t)0x00008000)
  4830. #define RTC_DR_MT ((uint32_t)0x00001000)
  4831. #define RTC_DR_MU ((uint32_t)0x00000F00)
  4832. #define RTC_DR_MU_0 ((uint32_t)0x00000100)
  4833. #define RTC_DR_MU_1 ((uint32_t)0x00000200)
  4834. #define RTC_DR_MU_2 ((uint32_t)0x00000400)
  4835. #define RTC_DR_MU_3 ((uint32_t)0x00000800)
  4836. #define RTC_DR_DT ((uint32_t)0x00000030)
  4837. #define RTC_DR_DT_0 ((uint32_t)0x00000010)
  4838. #define RTC_DR_DT_1 ((uint32_t)0x00000020)
  4839. #define RTC_DR_DU ((uint32_t)0x0000000F)
  4840. #define RTC_DR_DU_0 ((uint32_t)0x00000001)
  4841. #define RTC_DR_DU_1 ((uint32_t)0x00000002)
  4842. #define RTC_DR_DU_2 ((uint32_t)0x00000004)
  4843. #define RTC_DR_DU_3 ((uint32_t)0x00000008)
  4844. /******************** Bits definition for RTC_CR register *******************/
  4845. #define RTC_CR_COE ((uint32_t)0x00800000)
  4846. #define RTC_CR_OSEL ((uint32_t)0x00600000)
  4847. #define RTC_CR_OSEL_0 ((uint32_t)0x00200000)
  4848. #define RTC_CR_OSEL_1 ((uint32_t)0x00400000)
  4849. #define RTC_CR_POL ((uint32_t)0x00100000)
  4850. #define RTC_CR_COSEL ((uint32_t)0x00080000)
  4851. #define RTC_CR_BCK ((uint32_t)0x00040000)
  4852. #define RTC_CR_SUB1H ((uint32_t)0x00020000)
  4853. #define RTC_CR_ADD1H ((uint32_t)0x00010000)
  4854. #define RTC_CR_TSIE ((uint32_t)0x00008000)
  4855. #define RTC_CR_WUTIE ((uint32_t)0x00004000)
  4856. #define RTC_CR_ALRBIE ((uint32_t)0x00002000)
  4857. #define RTC_CR_ALRAIE ((uint32_t)0x00001000)
  4858. #define RTC_CR_TSE ((uint32_t)0x00000800)
  4859. #define RTC_CR_WUTE ((uint32_t)0x00000400)
  4860. #define RTC_CR_ALRBE ((uint32_t)0x00000200)
  4861. #define RTC_CR_ALRAE ((uint32_t)0x00000100)
  4862. #define RTC_CR_DCE ((uint32_t)0x00000080)
  4863. #define RTC_CR_FMT ((uint32_t)0x00000040)
  4864. #define RTC_CR_BYPSHAD ((uint32_t)0x00000020)
  4865. #define RTC_CR_REFCKON ((uint32_t)0x00000010)
  4866. #define RTC_CR_TSEDGE ((uint32_t)0x00000008)
  4867. #define RTC_CR_WUCKSEL ((uint32_t)0x00000007)
  4868. #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001)
  4869. #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002)
  4870. #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004)
  4871. /******************** Bits definition for RTC_ISR register ******************/
  4872. #define RTC_ISR_RECALPF ((uint32_t)0x00010000)
  4873. #define RTC_ISR_TAMP1F ((uint32_t)0x00002000)
  4874. #define RTC_ISR_TAMP2F ((uint32_t)0x00004000)
  4875. #define RTC_ISR_TSOVF ((uint32_t)0x00001000)
  4876. #define RTC_ISR_TSF ((uint32_t)0x00000800)
  4877. #define RTC_ISR_WUTF ((uint32_t)0x00000400)
  4878. #define RTC_ISR_ALRBF ((uint32_t)0x00000200)
  4879. #define RTC_ISR_ALRAF ((uint32_t)0x00000100)
  4880. #define RTC_ISR_INIT ((uint32_t)0x00000080)
  4881. #define RTC_ISR_INITF ((uint32_t)0x00000040)
  4882. #define RTC_ISR_RSF ((uint32_t)0x00000020)
  4883. #define RTC_ISR_INITS ((uint32_t)0x00000010)
  4884. #define RTC_ISR_SHPF ((uint32_t)0x00000008)
  4885. #define RTC_ISR_WUTWF ((uint32_t)0x00000004)
  4886. #define RTC_ISR_ALRBWF ((uint32_t)0x00000002)
  4887. #define RTC_ISR_ALRAWF ((uint32_t)0x00000001)
  4888. /******************** Bits definition for RTC_PRER register *****************/
  4889. #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000)
  4890. #define RTC_PRER_PREDIV_S ((uint32_t)0x00001FFF)
  4891. /******************** Bits definition for RTC_WUTR register *****************/
  4892. #define RTC_WUTR_WUT ((uint32_t)0x0000FFFF)
  4893. /******************** Bits definition for RTC_CALIBR register ***************/
  4894. #define RTC_CALIBR_DCS ((uint32_t)0x00000080)
  4895. #define RTC_CALIBR_DC ((uint32_t)0x0000001F)
  4896. /******************** Bits definition for RTC_ALRMAR register ***************/
  4897. #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000)
  4898. #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000)
  4899. #define RTC_ALRMAR_DT ((uint32_t)0x30000000)
  4900. #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000)
  4901. #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000)
  4902. #define RTC_ALRMAR_DU ((uint32_t)0x0F000000)
  4903. #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000)
  4904. #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000)
  4905. #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000)
  4906. #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000)
  4907. #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000)
  4908. #define RTC_ALRMAR_PM ((uint32_t)0x00400000)
  4909. #define RTC_ALRMAR_HT ((uint32_t)0x00300000)
  4910. #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000)
  4911. #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000)
  4912. #define RTC_ALRMAR_HU ((uint32_t)0x000F0000)
  4913. #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000)
  4914. #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000)
  4915. #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000)
  4916. #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000)
  4917. #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000)
  4918. #define RTC_ALRMAR_MNT ((uint32_t)0x00007000)
  4919. #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000)
  4920. #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000)
  4921. #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000)
  4922. #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00)
  4923. #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100)
  4924. #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200)
  4925. #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400)
  4926. #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800)
  4927. #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080)
  4928. #define RTC_ALRMAR_ST ((uint32_t)0x00000070)
  4929. #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010)
  4930. #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020)
  4931. #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040)
  4932. #define RTC_ALRMAR_SU ((uint32_t)0x0000000F)
  4933. #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001)
  4934. #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002)
  4935. #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004)
  4936. #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008)
  4937. /******************** Bits definition for RTC_ALRMBR register ***************/
  4938. #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000)
  4939. #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000)
  4940. #define RTC_ALRMBR_DT ((uint32_t)0x30000000)
  4941. #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000)
  4942. #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000)
  4943. #define RTC_ALRMBR_DU ((uint32_t)0x0F000000)
  4944. #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000)
  4945. #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000)
  4946. #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000)
  4947. #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000)
  4948. #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000)
  4949. #define RTC_ALRMBR_PM ((uint32_t)0x00400000)
  4950. #define RTC_ALRMBR_HT ((uint32_t)0x00300000)
  4951. #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000)
  4952. #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000)
  4953. #define RTC_ALRMBR_HU ((uint32_t)0x000F0000)
  4954. #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000)
  4955. #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000)
  4956. #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000)
  4957. #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000)
  4958. #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000)
  4959. #define RTC_ALRMBR_MNT ((uint32_t)0x00007000)
  4960. #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000)
  4961. #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000)
  4962. #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000)
  4963. #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00)
  4964. #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100)
  4965. #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200)
  4966. #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400)
  4967. #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800)
  4968. #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080)
  4969. #define RTC_ALRMBR_ST ((uint32_t)0x00000070)
  4970. #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010)
  4971. #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020)
  4972. #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040)
  4973. #define RTC_ALRMBR_SU ((uint32_t)0x0000000F)
  4974. #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001)
  4975. #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002)
  4976. #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004)
  4977. #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008)
  4978. /******************** Bits definition for RTC_WPR register ******************/
  4979. #define RTC_WPR_KEY ((uint32_t)0x000000FF)
  4980. /******************** Bits definition for RTC_SSR register ******************/
  4981. #define RTC_SSR_SS ((uint32_t)0x0000FFFF)
  4982. /******************** Bits definition for RTC_SHIFTR register ***************/
  4983. #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFF)
  4984. #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000)
  4985. /******************** Bits definition for RTC_TSTR register *****************/
  4986. #define RTC_TSTR_PM ((uint32_t)0x00400000)
  4987. #define RTC_TSTR_HT ((uint32_t)0x00300000)
  4988. #define RTC_TSTR_HT_0 ((uint32_t)0x00100000)
  4989. #define RTC_TSTR_HT_1 ((uint32_t)0x00200000)
  4990. #define RTC_TSTR_HU ((uint32_t)0x000F0000)
  4991. #define RTC_TSTR_HU_0 ((uint32_t)0x00010000)
  4992. #define RTC_TSTR_HU_1 ((uint32_t)0x00020000)
  4993. #define RTC_TSTR_HU_2 ((uint32_t)0x00040000)
  4994. #define RTC_TSTR_HU_3 ((uint32_t)0x00080000)
  4995. #define RTC_TSTR_MNT ((uint32_t)0x00007000)
  4996. #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000)
  4997. #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000)
  4998. #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000)
  4999. #define RTC_TSTR_MNU ((uint32_t)0x00000F00)
  5000. #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100)
  5001. #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200)
  5002. #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400)
  5003. #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800)
  5004. #define RTC_TSTR_ST ((uint32_t)0x00000070)
  5005. #define RTC_TSTR_ST_0 ((uint32_t)0x00000010)
  5006. #define RTC_TSTR_ST_1 ((uint32_t)0x00000020)
  5007. #define RTC_TSTR_ST_2 ((uint32_t)0x00000040)
  5008. #define RTC_TSTR_SU ((uint32_t)0x0000000F)
  5009. #define RTC_TSTR_SU_0 ((uint32_t)0x00000001)
  5010. #define RTC_TSTR_SU_1 ((uint32_t)0x00000002)
  5011. #define RTC_TSTR_SU_2 ((uint32_t)0x00000004)
  5012. #define RTC_TSTR_SU_3 ((uint32_t)0x00000008)
  5013. /******************** Bits definition for RTC_TSDR register *****************/
  5014. #define RTC_TSDR_WDU ((uint32_t)0x0000E000)
  5015. #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000)
  5016. #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000)
  5017. #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000)
  5018. #define RTC_TSDR_MT ((uint32_t)0x00001000)
  5019. #define RTC_TSDR_MU ((uint32_t)0x00000F00)
  5020. #define RTC_TSDR_MU_0 ((uint32_t)0x00000100)
  5021. #define RTC_TSDR_MU_1 ((uint32_t)0x00000200)
  5022. #define RTC_TSDR_MU_2 ((uint32_t)0x00000400)
  5023. #define RTC_TSDR_MU_3 ((uint32_t)0x00000800)
  5024. #define RTC_TSDR_DT ((uint32_t)0x00000030)
  5025. #define RTC_TSDR_DT_0 ((uint32_t)0x00000010)
  5026. #define RTC_TSDR_DT_1 ((uint32_t)0x00000020)
  5027. #define RTC_TSDR_DU ((uint32_t)0x0000000F)
  5028. #define RTC_TSDR_DU_0 ((uint32_t)0x00000001)
  5029. #define RTC_TSDR_DU_1 ((uint32_t)0x00000002)
  5030. #define RTC_TSDR_DU_2 ((uint32_t)0x00000004)
  5031. #define RTC_TSDR_DU_3 ((uint32_t)0x00000008)
  5032. /******************** Bits definition for RTC_TSSSR register ****************/
  5033. #define RTC_TSSSR_SS ((uint32_t)0x0000FFFF)
  5034. /******************** Bits definition for RTC_CAL register *****************/
  5035. #define RTC_CALR_CALP ((uint32_t)0x00008000)
  5036. #define RTC_CALR_CALW8 ((uint32_t)0x00004000)
  5037. #define RTC_CALR_CALW16 ((uint32_t)0x00002000)
  5038. #define RTC_CALR_CALM ((uint32_t)0x000001FF)
  5039. #define RTC_CALR_CALM_0 ((uint32_t)0x00000001)
  5040. #define RTC_CALR_CALM_1 ((uint32_t)0x00000002)
  5041. #define RTC_CALR_CALM_2 ((uint32_t)0x00000004)
  5042. #define RTC_CALR_CALM_3 ((uint32_t)0x00000008)
  5043. #define RTC_CALR_CALM_4 ((uint32_t)0x00000010)
  5044. #define RTC_CALR_CALM_5 ((uint32_t)0x00000020)
  5045. #define RTC_CALR_CALM_6 ((uint32_t)0x00000040)
  5046. #define RTC_CALR_CALM_7 ((uint32_t)0x00000080)
  5047. #define RTC_CALR_CALM_8 ((uint32_t)0x00000100)
  5048. /******************** Bits definition for RTC_TAFCR register ****************/
  5049. #define RTC_TAFCR_ALARMOUTTYPE ((uint32_t)0x00040000)
  5050. #define RTC_TAFCR_TSINSEL ((uint32_t)0x00020000)
  5051. #define RTC_TAFCR_TAMPINSEL ((uint32_t)0x00010000)
  5052. #define RTC_TAFCR_TAMPPUDIS ((uint32_t)0x00008000)
  5053. #define RTC_TAFCR_TAMPPRCH ((uint32_t)0x00006000)
  5054. #define RTC_TAFCR_TAMPPRCH_0 ((uint32_t)0x00002000)
  5055. #define RTC_TAFCR_TAMPPRCH_1 ((uint32_t)0x00004000)
  5056. #define RTC_TAFCR_TAMPFLT ((uint32_t)0x00001800)
  5057. #define RTC_TAFCR_TAMPFLT_0 ((uint32_t)0x00000800)
  5058. #define RTC_TAFCR_TAMPFLT_1 ((uint32_t)0x00001000)
  5059. #define RTC_TAFCR_TAMPFREQ ((uint32_t)0x00000700)
  5060. #define RTC_TAFCR_TAMPFREQ_0 ((uint32_t)0x00000100)
  5061. #define RTC_TAFCR_TAMPFREQ_1 ((uint32_t)0x00000200)
  5062. #define RTC_TAFCR_TAMPFREQ_2 ((uint32_t)0x00000400)
  5063. #define RTC_TAFCR_TAMPTS ((uint32_t)0x00000080)
  5064. #define RTC_TAFCR_TAMP2TRG ((uint32_t)0x00000010)
  5065. #define RTC_TAFCR_TAMP2E ((uint32_t)0x00000008)
  5066. #define RTC_TAFCR_TAMPIE ((uint32_t)0x00000004)
  5067. #define RTC_TAFCR_TAMP1TRG ((uint32_t)0x00000002)
  5068. #define RTC_TAFCR_TAMP1E ((uint32_t)0x00000001)
  5069. /******************** Bits definition for RTC_ALRMASSR register *************/
  5070. #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000)
  5071. #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000)
  5072. #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000)
  5073. #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000)
  5074. #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000)
  5075. #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFF)
  5076. /******************** Bits definition for RTC_ALRMBSSR register *************/
  5077. #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000)
  5078. #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000)
  5079. #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000)
  5080. #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000)
  5081. #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000)
  5082. #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFF)
  5083. /******************** Bits definition for RTC_BKP0R register ****************/
  5084. #define RTC_BKP0R ((uint32_t)0xFFFFFFFF)
  5085. /******************** Bits definition for RTC_BKP1R register ****************/
  5086. #define RTC_BKP1R ((uint32_t)0xFFFFFFFF)
  5087. /******************** Bits definition for RTC_BKP2R register ****************/
  5088. #define RTC_BKP2R ((uint32_t)0xFFFFFFFF)
  5089. /******************** Bits definition for RTC_BKP3R register ****************/
  5090. #define RTC_BKP3R ((uint32_t)0xFFFFFFFF)
  5091. /******************** Bits definition for RTC_BKP4R register ****************/
  5092. #define RTC_BKP4R ((uint32_t)0xFFFFFFFF)
  5093. /******************** Bits definition for RTC_BKP5R register ****************/
  5094. #define RTC_BKP5R ((uint32_t)0xFFFFFFFF)
  5095. /******************** Bits definition for RTC_BKP6R register ****************/
  5096. #define RTC_BKP6R ((uint32_t)0xFFFFFFFF)
  5097. /******************** Bits definition for RTC_BKP7R register ****************/
  5098. #define RTC_BKP7R ((uint32_t)0xFFFFFFFF)
  5099. /******************** Bits definition for RTC_BKP8R register ****************/
  5100. #define RTC_BKP8R ((uint32_t)0xFFFFFFFF)
  5101. /******************** Bits definition for RTC_BKP9R register ****************/
  5102. #define RTC_BKP9R ((uint32_t)0xFFFFFFFF)
  5103. /******************** Bits definition for RTC_BKP10R register ***************/
  5104. #define RTC_BKP10R ((uint32_t)0xFFFFFFFF)
  5105. /******************** Bits definition for RTC_BKP11R register ***************/
  5106. #define RTC_BKP11R ((uint32_t)0xFFFFFFFF)
  5107. /******************** Bits definition for RTC_BKP12R register ***************/
  5108. #define RTC_BKP12R ((uint32_t)0xFFFFFFFF)
  5109. /******************** Bits definition for RTC_BKP13R register ***************/
  5110. #define RTC_BKP13R ((uint32_t)0xFFFFFFFF)
  5111. /******************** Bits definition for RTC_BKP14R register ***************/
  5112. #define RTC_BKP14R ((uint32_t)0xFFFFFFFF)
  5113. /******************** Bits definition for RTC_BKP15R register ***************/
  5114. #define RTC_BKP15R ((uint32_t)0xFFFFFFFF)
  5115. /******************** Bits definition for RTC_BKP16R register ***************/
  5116. #define RTC_BKP16R ((uint32_t)0xFFFFFFFF)
  5117. /******************** Bits definition for RTC_BKP17R register ***************/
  5118. #define RTC_BKP17R ((uint32_t)0xFFFFFFFF)
  5119. /******************** Bits definition for RTC_BKP18R register ***************/
  5120. #define RTC_BKP18R ((uint32_t)0xFFFFFFFF)
  5121. /******************** Bits definition for RTC_BKP19R register ***************/
  5122. #define RTC_BKP19R ((uint32_t)0xFFFFFFFF)
  5123. /******************************************************************************/
  5124. /* */
  5125. /* SD host Interface */
  5126. /* */
  5127. /******************************************************************************/
  5128. /****************** Bit definition for SDIO_POWER register ******************/
  5129. #define SDIO_POWER_PWRCTRL ((uint32_t)0x03) /*!<PWRCTRL[1:0] bits (Power supply control bits) */
  5130. #define SDIO_POWER_PWRCTRL_0 ((uint32_t)0x01) /*!<Bit 0 */
  5131. #define SDIO_POWER_PWRCTRL_1 ((uint32_t)0x02) /*!<Bit 1 */
  5132. /****************** Bit definition for SDIO_CLKCR register ******************/
  5133. #define SDIO_CLKCR_CLKDIV ((uint32_t)0x00FF) /*!<Clock divide factor */
  5134. #define SDIO_CLKCR_CLKEN ((uint32_t)0x0100) /*!<Clock enable bit */
  5135. #define SDIO_CLKCR_PWRSAV ((uint32_t)0x0200) /*!<Power saving configuration bit */
  5136. #define SDIO_CLKCR_BYPASS ((uint32_t)0x0400) /*!<Clock divider bypass enable bit */
  5137. #define SDIO_CLKCR_WIDBUS ((uint32_t)0x1800) /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
  5138. #define SDIO_CLKCR_WIDBUS_0 ((uint32_t)0x0800) /*!<Bit 0 */
  5139. #define SDIO_CLKCR_WIDBUS_1 ((uint32_t)0x1000) /*!<Bit 1 */
  5140. #define SDIO_CLKCR_NEGEDGE ((uint32_t)0x2000) /*!<SDIO_CK dephasing selection bit */
  5141. #define SDIO_CLKCR_HWFC_EN ((uint32_t)0x4000) /*!<HW Flow Control enable */
  5142. /******************* Bit definition for SDIO_ARG register *******************/
  5143. #define SDIO_ARG_CMDARG ((uint32_t)0xFFFFFFFF) /*!<Command argument */
  5144. /******************* Bit definition for SDIO_CMD register *******************/
  5145. #define SDIO_CMD_CMDINDEX ((uint32_t)0x003F) /*!<Command Index */
  5146. #define SDIO_CMD_WAITRESP ((uint32_t)0x00C0) /*!<WAITRESP[1:0] bits (Wait for response bits) */
  5147. #define SDIO_CMD_WAITRESP_0 ((uint32_t)0x0040) /*!< Bit 0 */
  5148. #define SDIO_CMD_WAITRESP_1 ((uint32_t)0x0080) /*!< Bit 1 */
  5149. #define SDIO_CMD_WAITINT ((uint32_t)0x0100) /*!<CPSM Waits for Interrupt Request */
  5150. #define SDIO_CMD_WAITPEND ((uint32_t)0x0200) /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
  5151. #define SDIO_CMD_CPSMEN ((uint32_t)0x0400) /*!<Command path state machine (CPSM) Enable bit */
  5152. #define SDIO_CMD_SDIOSUSPEND ((uint32_t)0x0800) /*!<SD I/O suspend command */
  5153. #define SDIO_CMD_ENCMDCOMPL ((uint32_t)0x1000) /*!<Enable CMD completion */
  5154. #define SDIO_CMD_NIEN ((uint32_t)0x2000) /*!<Not Interrupt Enable */
  5155. #define SDIO_CMD_CEATACMD ((uint32_t)0x4000) /*!<CE-ATA command */
  5156. /***************** Bit definition for SDIO_RESPCMD register *****************/
  5157. #define SDIO_RESPCMD_RESPCMD ((uint32_t)0x3F) /*!<Response command index */
  5158. /****************** Bit definition for SDIO_RESP0 register ******************/
  5159. #define SDIO_RESP0_CARDSTATUS0 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
  5160. /****************** Bit definition for SDIO_RESP1 register ******************/
  5161. #define SDIO_RESP1_CARDSTATUS1 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
  5162. /****************** Bit definition for SDIO_RESP2 register ******************/
  5163. #define SDIO_RESP2_CARDSTATUS2 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
  5164. /****************** Bit definition for SDIO_RESP3 register ******************/
  5165. #define SDIO_RESP3_CARDSTATUS3 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
  5166. /****************** Bit definition for SDIO_RESP4 register ******************/
  5167. #define SDIO_RESP4_CARDSTATUS4 ((uint32_t)0xFFFFFFFF) /*!<Card Status */
  5168. /****************** Bit definition for SDIO_DTIMER register *****************/
  5169. #define SDIO_DTIMER_DATATIME ((uint32_t)0xFFFFFFFF) /*!<Data timeout period. */
  5170. /****************** Bit definition for SDIO_DLEN register *******************/
  5171. #define SDIO_DLEN_DATALENGTH ((uint32_t)0x01FFFFFF) /*!<Data length value */
  5172. /****************** Bit definition for SDIO_DCTRL register ******************/
  5173. #define SDIO_DCTRL_DTEN ((uint32_t)0x0001) /*!<Data transfer enabled bit */
  5174. #define SDIO_DCTRL_DTDIR ((uint32_t)0x0002) /*!<Data transfer direction selection */
  5175. #define SDIO_DCTRL_DTMODE ((uint32_t)0x0004) /*!<Data transfer mode selection */
  5176. #define SDIO_DCTRL_DMAEN ((uint32_t)0x0008) /*!<DMA enabled bit */
  5177. #define SDIO_DCTRL_DBLOCKSIZE ((uint32_t)0x00F0) /*!<DBLOCKSIZE[3:0] bits (Data block size) */
  5178. #define SDIO_DCTRL_DBLOCKSIZE_0 ((uint32_t)0x0010) /*!<Bit 0 */
  5179. #define SDIO_DCTRL_DBLOCKSIZE_1 ((uint32_t)0x0020) /*!<Bit 1 */
  5180. #define SDIO_DCTRL_DBLOCKSIZE_2 ((uint32_t)0x0040) /*!<Bit 2 */
  5181. #define SDIO_DCTRL_DBLOCKSIZE_3 ((uint32_t)0x0080) /*!<Bit 3 */
  5182. #define SDIO_DCTRL_RWSTART ((uint32_t)0x0100) /*!<Read wait start */
  5183. #define SDIO_DCTRL_RWSTOP ((uint32_t)0x0200) /*!<Read wait stop */
  5184. #define SDIO_DCTRL_RWMOD ((uint32_t)0x0400) /*!<Read wait mode */
  5185. #define SDIO_DCTRL_SDIOEN ((uint32_t)0x0800) /*!<SD I/O enable functions */
  5186. /****************** Bit definition for SDIO_DCOUNT register *****************/
  5187. #define SDIO_DCOUNT_DATACOUNT ((uint32_t)0x01FFFFFF) /*!<Data count value */
  5188. /****************** Bit definition for SDIO_STA register ********************/
  5189. #define SDIO_STA_CCRCFAIL ((uint32_t)0x00000001) /*!<Command response received (CRC check failed) */
  5190. #define SDIO_STA_DCRCFAIL ((uint32_t)0x00000002) /*!<Data block sent/received (CRC check failed) */
  5191. #define SDIO_STA_CTIMEOUT ((uint32_t)0x00000004) /*!<Command response timeout */
  5192. #define SDIO_STA_DTIMEOUT ((uint32_t)0x00000008) /*!<Data timeout */
  5193. #define SDIO_STA_TXUNDERR ((uint32_t)0x00000010) /*!<Transmit FIFO underrun error */
  5194. #define SDIO_STA_RXOVERR ((uint32_t)0x00000020) /*!<Received FIFO overrun error */
  5195. #define SDIO_STA_CMDREND ((uint32_t)0x00000040) /*!<Command response received (CRC check passed) */
  5196. #define SDIO_STA_CMDSENT ((uint32_t)0x00000080) /*!<Command sent (no response required) */
  5197. #define SDIO_STA_DATAEND ((uint32_t)0x00000100) /*!<Data end (data counter, SDIDCOUNT, is zero) */
  5198. #define SDIO_STA_STBITERR ((uint32_t)0x00000200) /*!<Start bit not detected on all data signals in wide bus mode */
  5199. #define SDIO_STA_DBCKEND ((uint32_t)0x00000400) /*!<Data block sent/received (CRC check passed) */
  5200. #define SDIO_STA_CMDACT ((uint32_t)0x00000800) /*!<Command transfer in progress */
  5201. #define SDIO_STA_TXACT ((uint32_t)0x00001000) /*!<Data transmit in progress */
  5202. #define SDIO_STA_RXACT ((uint32_t)0x00002000) /*!<Data receive in progress */
  5203. #define SDIO_STA_TXFIFOHE ((uint32_t)0x00004000) /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  5204. #define SDIO_STA_RXFIFOHF ((uint32_t)0x00008000) /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
  5205. #define SDIO_STA_TXFIFOF ((uint32_t)0x00010000) /*!<Transmit FIFO full */
  5206. #define SDIO_STA_RXFIFOF ((uint32_t)0x00020000) /*!<Receive FIFO full */
  5207. #define SDIO_STA_TXFIFOE ((uint32_t)0x00040000) /*!<Transmit FIFO empty */
  5208. #define SDIO_STA_RXFIFOE ((uint32_t)0x00080000) /*!<Receive FIFO empty */
  5209. #define SDIO_STA_TXDAVL ((uint32_t)0x00100000) /*!<Data available in transmit FIFO */
  5210. #define SDIO_STA_RXDAVL ((uint32_t)0x00200000) /*!<Data available in receive FIFO */
  5211. #define SDIO_STA_SDIOIT ((uint32_t)0x00400000) /*!<SDIO interrupt received */
  5212. #define SDIO_STA_CEATAEND ((uint32_t)0x00800000) /*!<CE-ATA command completion signal received for CMD61 */
  5213. /******************* Bit definition for SDIO_ICR register *******************/
  5214. #define SDIO_ICR_CCRCFAILC ((uint32_t)0x00000001) /*!<CCRCFAIL flag clear bit */
  5215. #define SDIO_ICR_DCRCFAILC ((uint32_t)0x00000002) /*!<DCRCFAIL flag clear bit */
  5216. #define SDIO_ICR_CTIMEOUTC ((uint32_t)0x00000004) /*!<CTIMEOUT flag clear bit */
  5217. #define SDIO_ICR_DTIMEOUTC ((uint32_t)0x00000008) /*!<DTIMEOUT flag clear bit */
  5218. #define SDIO_ICR_TXUNDERRC ((uint32_t)0x00000010) /*!<TXUNDERR flag clear bit */
  5219. #define SDIO_ICR_RXOVERRC ((uint32_t)0x00000020) /*!<RXOVERR flag clear bit */
  5220. #define SDIO_ICR_CMDRENDC ((uint32_t)0x00000040) /*!<CMDREND flag clear bit */
  5221. #define SDIO_ICR_CMDSENTC ((uint32_t)0x00000080) /*!<CMDSENT flag clear bit */
  5222. #define SDIO_ICR_DATAENDC ((uint32_t)0x00000100) /*!<DATAEND flag clear bit */
  5223. #define SDIO_ICR_STBITERRC ((uint32_t)0x00000200) /*!<STBITERR flag clear bit */
  5224. #define SDIO_ICR_DBCKENDC ((uint32_t)0x00000400) /*!<DBCKEND flag clear bit */
  5225. #define SDIO_ICR_SDIOITC ((uint32_t)0x00400000) /*!<SDIOIT flag clear bit */
  5226. #define SDIO_ICR_CEATAENDC ((uint32_t)0x00800000) /*!<CEATAEND flag clear bit */
  5227. /****************** Bit definition for SDIO_MASK register *******************/
  5228. #define SDIO_MASK_CCRCFAILIE ((uint32_t)0x00000001) /*!<Command CRC Fail Interrupt Enable */
  5229. #define SDIO_MASK_DCRCFAILIE ((uint32_t)0x00000002) /*!<Data CRC Fail Interrupt Enable */
  5230. #define SDIO_MASK_CTIMEOUTIE ((uint32_t)0x00000004) /*!<Command TimeOut Interrupt Enable */
  5231. #define SDIO_MASK_DTIMEOUTIE ((uint32_t)0x00000008) /*!<Data TimeOut Interrupt Enable */
  5232. #define SDIO_MASK_TXUNDERRIE ((uint32_t)0x00000010) /*!<Tx FIFO UnderRun Error Interrupt Enable */
  5233. #define SDIO_MASK_RXOVERRIE ((uint32_t)0x00000020) /*!<Rx FIFO OverRun Error Interrupt Enable */
  5234. #define SDIO_MASK_CMDRENDIE ((uint32_t)0x00000040) /*!<Command Response Received Interrupt Enable */
  5235. #define SDIO_MASK_CMDSENTIE ((uint32_t)0x00000080) /*!<Command Sent Interrupt Enable */
  5236. #define SDIO_MASK_DATAENDIE ((uint32_t)0x00000100) /*!<Data End Interrupt Enable */
  5237. #define SDIO_MASK_STBITERRIE ((uint32_t)0x00000200) /*!<Start Bit Error Interrupt Enable */
  5238. #define SDIO_MASK_DBCKENDIE ((uint32_t)0x00000400) /*!<Data Block End Interrupt Enable */
  5239. #define SDIO_MASK_CMDACTIE ((uint32_t)0x00000800) /*!<CCommand Acting Interrupt Enable */
  5240. #define SDIO_MASK_TXACTIE ((uint32_t)0x00001000) /*!<Data Transmit Acting Interrupt Enable */
  5241. #define SDIO_MASK_RXACTIE ((uint32_t)0x00002000) /*!<Data receive acting interrupt enabled */
  5242. #define SDIO_MASK_TXFIFOHEIE ((uint32_t)0x00004000) /*!<Tx FIFO Half Empty interrupt Enable */
  5243. #define SDIO_MASK_RXFIFOHFIE ((uint32_t)0x00008000) /*!<Rx FIFO Half Full interrupt Enable */
  5244. #define SDIO_MASK_TXFIFOFIE ((uint32_t)0x00010000) /*!<Tx FIFO Full interrupt Enable */
  5245. #define SDIO_MASK_RXFIFOFIE ((uint32_t)0x00020000) /*!<Rx FIFO Full interrupt Enable */
  5246. #define SDIO_MASK_TXFIFOEIE ((uint32_t)0x00040000) /*!<Tx FIFO Empty interrupt Enable */
  5247. #define SDIO_MASK_RXFIFOEIE ((uint32_t)0x00080000) /*!<Rx FIFO Empty interrupt Enable */
  5248. #define SDIO_MASK_TXDAVLIE ((uint32_t)0x00100000) /*!<Data available in Tx FIFO interrupt Enable */
  5249. #define SDIO_MASK_RXDAVLIE ((uint32_t)0x00200000) /*!<Data available in Rx FIFO interrupt Enable */
  5250. #define SDIO_MASK_SDIOITIE ((uint32_t)0x00400000) /*!<SDIO Mode Interrupt Received interrupt Enable */
  5251. #define SDIO_MASK_CEATAENDIE ((uint32_t)0x00800000) /*!<CE-ATA command completion signal received Interrupt Enable */
  5252. /***************** Bit definition for SDIO_FIFOCNT register *****************/
  5253. #define SDIO_FIFOCNT_FIFOCOUNT ((uint32_t)0x00FFFFFF) /*!<Remaining number of words to be written to or read from the FIFO */
  5254. /****************** Bit definition for SDIO_FIFO register *******************/
  5255. #define SDIO_FIFO_FIFODATA ((uint32_t)0xFFFFFFFF) /*!<Receive and transmit FIFO data */
  5256. /******************************************************************************/
  5257. /* */
  5258. /* Serial Peripheral Interface */
  5259. /* */
  5260. /******************************************************************************/
  5261. /******************* Bit definition for SPI_CR1 register ********************/
  5262. #define SPI_CR1_CPHA ((uint32_t)0x00000001) /*!<Clock Phase */
  5263. #define SPI_CR1_CPOL ((uint32_t)0x00000002) /*!<Clock Polarity */
  5264. #define SPI_CR1_MSTR ((uint32_t)0x00000004) /*!<Master Selection */
  5265. #define SPI_CR1_BR ((uint32_t)0x00000038) /*!<BR[2:0] bits (Baud Rate Control) */
  5266. #define SPI_CR1_BR_0 ((uint32_t)0x00000008) /*!<Bit 0 */
  5267. #define SPI_CR1_BR_1 ((uint32_t)0x00000010) /*!<Bit 1 */
  5268. #define SPI_CR1_BR_2 ((uint32_t)0x00000020) /*!<Bit 2 */
  5269. #define SPI_CR1_SPE ((uint32_t)0x00000040) /*!<SPI Enable */
  5270. #define SPI_CR1_LSBFIRST ((uint32_t)0x00000080) /*!<Frame Format */
  5271. #define SPI_CR1_SSI ((uint32_t)0x00000100) /*!<Internal slave select */
  5272. #define SPI_CR1_SSM ((uint32_t)0x00000200) /*!<Software slave management */
  5273. #define SPI_CR1_RXONLY ((uint32_t)0x00000400) /*!<Receive only */
  5274. #define SPI_CR1_DFF ((uint32_t)0x00000800) /*!<Data Frame Format */
  5275. #define SPI_CR1_CRCNEXT ((uint32_t)0x00001000) /*!<Transmit CRC next */
  5276. #define SPI_CR1_CRCEN ((uint32_t)0x00002000) /*!<Hardware CRC calculation enable */
  5277. #define SPI_CR1_BIDIOE ((uint32_t)0x00004000) /*!<Output enable in bidirectional mode */
  5278. #define SPI_CR1_BIDIMODE ((uint32_t)0x00008000) /*!<Bidirectional data mode enable */
  5279. /******************* Bit definition for SPI_CR2 register ********************/
  5280. #define SPI_CR2_RXDMAEN ((uint32_t)0x00000001) /*!<Rx Buffer DMA Enable */
  5281. #define SPI_CR2_TXDMAEN ((uint32_t)0x00000002) /*!<Tx Buffer DMA Enable */
  5282. #define SPI_CR2_SSOE ((uint32_t)0x00000004) /*!<SS Output Enable */
  5283. #define SPI_CR2_FRF ((uint32_t)0x00000010) /*!<Frame Format */
  5284. #define SPI_CR2_ERRIE ((uint32_t)0x00000020) /*!<Error Interrupt Enable */
  5285. #define SPI_CR2_RXNEIE ((uint32_t)0x00000040) /*!<RX buffer Not Empty Interrupt Enable */
  5286. #define SPI_CR2_TXEIE ((uint32_t)0x00000080) /*!<Tx buffer Empty Interrupt Enable */
  5287. /******************** Bit definition for SPI_SR register ********************/
  5288. #define SPI_SR_RXNE ((uint32_t)0x00000001) /*!<Receive buffer Not Empty */
  5289. #define SPI_SR_TXE ((uint32_t)0x00000002) /*!<Transmit buffer Empty */
  5290. #define SPI_SR_CHSIDE ((uint32_t)0x00000004) /*!<Channel side */
  5291. #define SPI_SR_UDR ((uint32_t)0x00000008) /*!<Underrun flag */
  5292. #define SPI_SR_CRCERR ((uint32_t)0x00000010) /*!<CRC Error flag */
  5293. #define SPI_SR_MODF ((uint32_t)0x00000020) /*!<Mode fault */
  5294. #define SPI_SR_OVR ((uint32_t)0x00000040) /*!<Overrun flag */
  5295. #define SPI_SR_BSY ((uint32_t)0x00000080) /*!<Busy flag */
  5296. #define SPI_SR_FRE ((uint32_t)0x00000100) /*!<Frame format error flag */
  5297. /******************** Bit definition for SPI_DR register ********************/
  5298. #define SPI_DR_DR ((uint32_t)0x0000FFFF) /*!<Data Register */
  5299. /******************* Bit definition for SPI_CRCPR register ******************/
  5300. #define SPI_CRCPR_CRCPOLY ((uint32_t)0x0000FFFF) /*!<CRC polynomial register */
  5301. /****************** Bit definition for SPI_RXCRCR register ******************/
  5302. #define SPI_RXCRCR_RXCRC ((uint32_t)0x0000FFFF) /*!<Rx CRC Register */
  5303. /****************** Bit definition for SPI_TXCRCR register ******************/
  5304. #define SPI_TXCRCR_TXCRC ((uint32_t)0x0000FFFF) /*!<Tx CRC Register */
  5305. /****************** Bit definition for SPI_I2SCFGR register *****************/
  5306. #define SPI_I2SCFGR_CHLEN ((uint32_t)0x00000001) /*!<Channel length (number of bits per audio channel) */
  5307. #define SPI_I2SCFGR_DATLEN ((uint32_t)0x00000006) /*!<DATLEN[1:0] bits (Data length to be transferred) */
  5308. #define SPI_I2SCFGR_DATLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */
  5309. #define SPI_I2SCFGR_DATLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */
  5310. #define SPI_I2SCFGR_CKPOL ((uint32_t)0x00000008) /*!<steady state clock polarity */
  5311. #define SPI_I2SCFGR_I2SSTD ((uint32_t)0x00000030) /*!<I2SSTD[1:0] bits (I2S standard selection) */
  5312. #define SPI_I2SCFGR_I2SSTD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  5313. #define SPI_I2SCFGR_I2SSTD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  5314. #define SPI_I2SCFGR_PCMSYNC ((uint32_t)0x00000080) /*!<PCM frame synchronization */
  5315. #define SPI_I2SCFGR_I2SCFG ((uint32_t)0x00000300) /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  5316. #define SPI_I2SCFGR_I2SCFG_0 ((uint32_t)0x00000100) /*!<Bit 0 */
  5317. #define SPI_I2SCFGR_I2SCFG_1 ((uint32_t)0x00000200) /*!<Bit 1 */
  5318. #define SPI_I2SCFGR_I2SE ((uint32_t)0x00000400) /*!<I2S Enable */
  5319. #define SPI_I2SCFGR_I2SMOD ((uint32_t)0x00000800) /*!<I2S mode selection */
  5320. /****************** Bit definition for SPI_I2SPR register *******************/
  5321. #define SPI_I2SPR_I2SDIV ((uint32_t)0x000000FF) /*!<I2S Linear prescaler */
  5322. #define SPI_I2SPR_ODD ((uint32_t)0x00000100) /*!<Odd factor for the prescaler */
  5323. #define SPI_I2SPR_MCKOE ((uint32_t)0x00000200) /*!<Master Clock Output Enable */
  5324. /******************************************************************************/
  5325. /* */
  5326. /* SYSCFG */
  5327. /* */
  5328. /******************************************************************************/
  5329. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  5330. #define SYSCFG_MEMRMP_MEM_MODE ((uint32_t)0x00000007) /*!< SYSCFG_Memory Remap Config */
  5331. #define SYSCFG_MEMRMP_MEM_MODE_0 ((uint32_t)0x00000001)
  5332. #define SYSCFG_MEMRMP_MEM_MODE_1 ((uint32_t)0x00000002)
  5333. #define SYSCFG_MEMRMP_MEM_MODE_2 ((uint32_t)0x00000004)
  5334. /****************** Bit definition for SYSCFG_PMC register ******************/
  5335. #define SYSCFG_PMC_MII_RMII_SEL ((uint32_t)0x00800000) /*!<Ethernet PHY interface selection */
  5336. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  5337. #define SYSCFG_EXTICR1_EXTI0 ((uint32_t)0x000F) /*!<EXTI 0 configuration */
  5338. #define SYSCFG_EXTICR1_EXTI1 ((uint32_t)0x00F0) /*!<EXTI 1 configuration */
  5339. #define SYSCFG_EXTICR1_EXTI2 ((uint32_t)0x0F00) /*!<EXTI 2 configuration */
  5340. #define SYSCFG_EXTICR1_EXTI3 ((uint32_t)0xF000) /*!<EXTI 3 configuration */
  5341. /**
  5342. * @brief EXTI0 configuration
  5343. */
  5344. #define SYSCFG_EXTICR1_EXTI0_PA ((uint32_t)0x0000) /*!<PA[0] pin */
  5345. #define SYSCFG_EXTICR1_EXTI0_PB ((uint32_t)0x0001) /*!<PB[0] pin */
  5346. #define SYSCFG_EXTICR1_EXTI0_PC ((uint32_t)0x0002) /*!<PC[0] pin */
  5347. #define SYSCFG_EXTICR1_EXTI0_PD ((uint32_t)0x0003) /*!<PD[0] pin */
  5348. #define SYSCFG_EXTICR1_EXTI0_PE ((uint32_t)0x0004) /*!<PE[0] pin */
  5349. #define SYSCFG_EXTICR1_EXTI0_PF ((uint32_t)0x0005) /*!<PF[0] pin */
  5350. #define SYSCFG_EXTICR1_EXTI0_PG ((uint32_t)0x0006) /*!<PG[0] pin */
  5351. #define SYSCFG_EXTICR1_EXTI0_PH ((uint32_t)0x0007) /*!<PH[0] pin */
  5352. #define SYSCFG_EXTICR1_EXTI0_PI ((uint32_t)0x0008) /*!<PI[0] pin */
  5353. /**
  5354. * @brief EXTI1 configuration
  5355. */
  5356. #define SYSCFG_EXTICR1_EXTI1_PA ((uint32_t)0x0000) /*!<PA[1] pin */
  5357. #define SYSCFG_EXTICR1_EXTI1_PB ((uint32_t)0x0010) /*!<PB[1] pin */
  5358. #define SYSCFG_EXTICR1_EXTI1_PC ((uint32_t)0x0020) /*!<PC[1] pin */
  5359. #define SYSCFG_EXTICR1_EXTI1_PD ((uint32_t)0x0030) /*!<PD[1] pin */
  5360. #define SYSCFG_EXTICR1_EXTI1_PE ((uint32_t)0x0040) /*!<PE[1] pin */
  5361. #define SYSCFG_EXTICR1_EXTI1_PF ((uint32_t)0x0050) /*!<PF[1] pin */
  5362. #define SYSCFG_EXTICR1_EXTI1_PG ((uint32_t)0x0060) /*!<PG[1] pin */
  5363. #define SYSCFG_EXTICR1_EXTI1_PH ((uint32_t)0x0070) /*!<PH[1] pin */
  5364. #define SYSCFG_EXTICR1_EXTI1_PI ((uint32_t)0x0080) /*!<PI[1] pin */
  5365. /**
  5366. * @brief EXTI2 configuration
  5367. */
  5368. #define SYSCFG_EXTICR1_EXTI2_PA ((uint32_t)0x0000) /*!<PA[2] pin */
  5369. #define SYSCFG_EXTICR1_EXTI2_PB ((uint32_t)0x0100) /*!<PB[2] pin */
  5370. #define SYSCFG_EXTICR1_EXTI2_PC ((uint32_t)0x0200) /*!<PC[2] pin */
  5371. #define SYSCFG_EXTICR1_EXTI2_PD ((uint32_t)0x0300) /*!<PD[2] pin */
  5372. #define SYSCFG_EXTICR1_EXTI2_PE ((uint32_t)0x0400) /*!<PE[2] pin */
  5373. #define SYSCFG_EXTICR1_EXTI2_PF ((uint32_t)0x0500) /*!<PF[2] pin */
  5374. #define SYSCFG_EXTICR1_EXTI2_PG ((uint32_t)0x0600) /*!<PG[2] pin */
  5375. #define SYSCFG_EXTICR1_EXTI2_PH ((uint32_t)0x0700) /*!<PH[2] pin */
  5376. #define SYSCFG_EXTICR1_EXTI2_PI ((uint32_t)0x0800) /*!<PI[2] pin */
  5377. /**
  5378. * @brief EXTI3 configuration
  5379. */
  5380. #define SYSCFG_EXTICR1_EXTI3_PA ((uint32_t)0x0000) /*!<PA[3] pin */
  5381. #define SYSCFG_EXTICR1_EXTI3_PB ((uint32_t)0x1000) /*!<PB[3] pin */
  5382. #define SYSCFG_EXTICR1_EXTI3_PC ((uint32_t)0x2000) /*!<PC[3] pin */
  5383. #define SYSCFG_EXTICR1_EXTI3_PD ((uint32_t)0x3000) /*!<PD[3] pin */
  5384. #define SYSCFG_EXTICR1_EXTI3_PE ((uint32_t)0x4000) /*!<PE[3] pin */
  5385. #define SYSCFG_EXTICR1_EXTI3_PF ((uint32_t)0x5000) /*!<PF[3] pin */
  5386. #define SYSCFG_EXTICR1_EXTI3_PG ((uint32_t)0x6000) /*!<PG[3] pin */
  5387. #define SYSCFG_EXTICR1_EXTI3_PH ((uint32_t)0x7000) /*!<PH[3] pin */
  5388. #define SYSCFG_EXTICR1_EXTI3_PI ((uint32_t)0x8000) /*!<PI[3] pin */
  5389. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  5390. #define SYSCFG_EXTICR2_EXTI4 ((uint32_t)0x000F) /*!<EXTI 4 configuration */
  5391. #define SYSCFG_EXTICR2_EXTI5 ((uint32_t)0x00F0) /*!<EXTI 5 configuration */
  5392. #define SYSCFG_EXTICR2_EXTI6 ((uint32_t)0x0F00) /*!<EXTI 6 configuration */
  5393. #define SYSCFG_EXTICR2_EXTI7 ((uint32_t)0xF000) /*!<EXTI 7 configuration */
  5394. /**
  5395. * @brief EXTI4 configuration
  5396. */
  5397. #define SYSCFG_EXTICR2_EXTI4_PA ((uint32_t)0x0000) /*!<PA[4] pin */
  5398. #define SYSCFG_EXTICR2_EXTI4_PB ((uint32_t)0x0001) /*!<PB[4] pin */
  5399. #define SYSCFG_EXTICR2_EXTI4_PC ((uint32_t)0x0002) /*!<PC[4] pin */
  5400. #define SYSCFG_EXTICR2_EXTI4_PD ((uint32_t)0x0003) /*!<PD[4] pin */
  5401. #define SYSCFG_EXTICR2_EXTI4_PE ((uint32_t)0x0004) /*!<PE[4] pin */
  5402. #define SYSCFG_EXTICR2_EXTI4_PF ((uint32_t)0x0005) /*!<PF[4] pin */
  5403. #define SYSCFG_EXTICR2_EXTI4_PG ((uint32_t)0x0006) /*!<PG[4] pin */
  5404. #define SYSCFG_EXTICR2_EXTI4_PH ((uint32_t)0x0007) /*!<PH[4] pin */
  5405. #define SYSCFG_EXTICR2_EXTI4_PI ((uint32_t)0x0008) /*!<PI[4] pin */
  5406. /**
  5407. * @brief EXTI5 configuration
  5408. */
  5409. #define SYSCFG_EXTICR2_EXTI5_PA ((uint32_t)0x0000) /*!<PA[5] pin */
  5410. #define SYSCFG_EXTICR2_EXTI5_PB ((uint32_t)0x0010) /*!<PB[5] pin */
  5411. #define SYSCFG_EXTICR2_EXTI5_PC ((uint32_t)0x0020) /*!<PC[5] pin */
  5412. #define SYSCFG_EXTICR2_EXTI5_PD ((uint32_t)0x0030) /*!<PD[5] pin */
  5413. #define SYSCFG_EXTICR2_EXTI5_PE ((uint32_t)0x0040) /*!<PE[5] pin */
  5414. #define SYSCFG_EXTICR2_EXTI5_PF ((uint32_t)0x0050) /*!<PF[5] pin */
  5415. #define SYSCFG_EXTICR2_EXTI5_PG ((uint32_t)0x0060) /*!<PG[5] pin */
  5416. #define SYSCFG_EXTICR2_EXTI5_PH ((uint32_t)0x0070) /*!<PH[5] pin */
  5417. #define SYSCFG_EXTICR2_EXTI5_PI ((uint32_t)0x0080) /*!<PI[5] pin */
  5418. /**
  5419. * @brief EXTI6 configuration
  5420. */
  5421. #define SYSCFG_EXTICR2_EXTI6_PA ((uint32_t)0x0000) /*!<PA[6] pin */
  5422. #define SYSCFG_EXTICR2_EXTI6_PB ((uint32_t)0x0100) /*!<PB[6] pin */
  5423. #define SYSCFG_EXTICR2_EXTI6_PC ((uint32_t)0x0200) /*!<PC[6] pin */
  5424. #define SYSCFG_EXTICR2_EXTI6_PD ((uint32_t)0x0300) /*!<PD[6] pin */
  5425. #define SYSCFG_EXTICR2_EXTI6_PE ((uint32_t)0x0400) /*!<PE[6] pin */
  5426. #define SYSCFG_EXTICR2_EXTI6_PF ((uint32_t)0x0500) /*!<PF[6] pin */
  5427. #define SYSCFG_EXTICR2_EXTI6_PG ((uint32_t)0x0600) /*!<PG[6] pin */
  5428. #define SYSCFG_EXTICR2_EXTI6_PH ((uint32_t)0x0700) /*!<PH[6] pin */
  5429. #define SYSCFG_EXTICR2_EXTI6_PI ((uint32_t)0x0800) /*!<PI[6] pin */
  5430. /**
  5431. * @brief EXTI7 configuration
  5432. */
  5433. #define SYSCFG_EXTICR2_EXTI7_PA ((uint32_t)0x0000) /*!<PA[7] pin */
  5434. #define SYSCFG_EXTICR2_EXTI7_PB ((uint32_t)0x1000) /*!<PB[7] pin */
  5435. #define SYSCFG_EXTICR2_EXTI7_PC ((uint32_t)0x2000) /*!<PC[7] pin */
  5436. #define SYSCFG_EXTICR2_EXTI7_PD ((uint32_t)0x3000) /*!<PD[7] pin */
  5437. #define SYSCFG_EXTICR2_EXTI7_PE ((uint32_t)0x4000) /*!<PE[7] pin */
  5438. #define SYSCFG_EXTICR2_EXTI7_PF ((uint32_t)0x5000) /*!<PF[7] pin */
  5439. #define SYSCFG_EXTICR2_EXTI7_PG ((uint32_t)0x6000) /*!<PG[7] pin */
  5440. #define SYSCFG_EXTICR2_EXTI7_PH ((uint32_t)0x7000) /*!<PH[7] pin */
  5441. #define SYSCFG_EXTICR2_EXTI7_PI ((uint32_t)0x8000) /*!<PI[7] pin */
  5442. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  5443. #define SYSCFG_EXTICR3_EXTI8 ((uint32_t)0x000F) /*!<EXTI 8 configuration */
  5444. #define SYSCFG_EXTICR3_EXTI9 ((uint32_t)0x00F0) /*!<EXTI 9 configuration */
  5445. #define SYSCFG_EXTICR3_EXTI10 ((uint32_t)0x0F00) /*!<EXTI 10 configuration */
  5446. #define SYSCFG_EXTICR3_EXTI11 ((uint32_t)0xF000) /*!<EXTI 11 configuration */
  5447. /**
  5448. * @brief EXTI8 configuration
  5449. */
  5450. #define SYSCFG_EXTICR3_EXTI8_PA ((uint32_t)0x0000) /*!<PA[8] pin */
  5451. #define SYSCFG_EXTICR3_EXTI8_PB ((uint32_t)0x0001) /*!<PB[8] pin */
  5452. #define SYSCFG_EXTICR3_EXTI8_PC ((uint32_t)0x0002) /*!<PC[8] pin */
  5453. #define SYSCFG_EXTICR3_EXTI8_PD ((uint32_t)0x0003) /*!<PD[8] pin */
  5454. #define SYSCFG_EXTICR3_EXTI8_PE ((uint32_t)0x0004) /*!<PE[8] pin */
  5455. #define SYSCFG_EXTICR3_EXTI8_PF ((uint32_t)0x0005) /*!<PF[8] pin */
  5456. #define SYSCFG_EXTICR3_EXTI8_PG ((uint32_t)0x0006) /*!<PG[8] pin */
  5457. #define SYSCFG_EXTICR3_EXTI8_PH ((uint32_t)0x0007) /*!<PH[8] pin */
  5458. #define SYSCFG_EXTICR3_EXTI8_PI ((uint32_t)0x0008) /*!<PI[8] pin */
  5459. /**
  5460. * @brief EXTI9 configuration
  5461. */
  5462. #define SYSCFG_EXTICR3_EXTI9_PA ((uint32_t)0x0000) /*!<PA[9] pin */
  5463. #define SYSCFG_EXTICR3_EXTI9_PB ((uint32_t)0x0010) /*!<PB[9] pin */
  5464. #define SYSCFG_EXTICR3_EXTI9_PC ((uint32_t)0x0020) /*!<PC[9] pin */
  5465. #define SYSCFG_EXTICR3_EXTI9_PD ((uint32_t)0x0030) /*!<PD[9] pin */
  5466. #define SYSCFG_EXTICR3_EXTI9_PE ((uint32_t)0x0040) /*!<PE[9] pin */
  5467. #define SYSCFG_EXTICR3_EXTI9_PF ((uint32_t)0x0050) /*!<PF[9] pin */
  5468. #define SYSCFG_EXTICR3_EXTI9_PG ((uint32_t)0x0060) /*!<PG[9] pin */
  5469. #define SYSCFG_EXTICR3_EXTI9_PH ((uint32_t)0x0070) /*!<PH[9] pin */
  5470. #define SYSCFG_EXTICR3_EXTI9_PI ((uint32_t)0x0080) /*!<PI[9] pin */
  5471. /**
  5472. * @brief EXTI10 configuration
  5473. */
  5474. #define SYSCFG_EXTICR3_EXTI10_PA ((uint32_t)0x0000) /*!<PA[10] pin */
  5475. #define SYSCFG_EXTICR3_EXTI10_PB ((uint32_t)0x0100) /*!<PB[10] pin */
  5476. #define SYSCFG_EXTICR3_EXTI10_PC ((uint32_t)0x0200) /*!<PC[10] pin */
  5477. #define SYSCFG_EXTICR3_EXTI10_PD ((uint32_t)0x0300) /*!<PD[10] pin */
  5478. #define SYSCFG_EXTICR3_EXTI10_PE ((uint32_t)0x0400) /*!<PE[10] pin */
  5479. #define SYSCFG_EXTICR3_EXTI10_PF ((uint32_t)0x0500) /*!<PF[10] pin */
  5480. #define SYSCFG_EXTICR3_EXTI10_PG ((uint32_t)0x0600) /*!<PG[10] pin */
  5481. #define SYSCFG_EXTICR3_EXTI10_PH ((uint32_t)0x0700) /*!<PH[10] pin */
  5482. #define SYSCFG_EXTICR3_EXTI10_PI ((uint32_t)0x0800) /*!<PI[10] pin */
  5483. /**
  5484. * @brief EXTI11 configuration
  5485. */
  5486. #define SYSCFG_EXTICR3_EXTI11_PA ((uint32_t)0x0000) /*!<PA[11] pin */
  5487. #define SYSCFG_EXTICR3_EXTI11_PB ((uint32_t)0x1000) /*!<PB[11] pin */
  5488. #define SYSCFG_EXTICR3_EXTI11_PC ((uint32_t)0x2000) /*!<PC[11] pin */
  5489. #define SYSCFG_EXTICR3_EXTI11_PD ((uint32_t)0x3000) /*!<PD[11] pin */
  5490. #define SYSCFG_EXTICR3_EXTI11_PE ((uint32_t)0x4000) /*!<PE[11] pin */
  5491. #define SYSCFG_EXTICR3_EXTI11_PF ((uint32_t)0x5000) /*!<PF[11] pin */
  5492. #define SYSCFG_EXTICR3_EXTI11_PG ((uint32_t)0x6000) /*!<PG[11] pin */
  5493. #define SYSCFG_EXTICR3_EXTI11_PH ((uint32_t)0x7000) /*!<PH[11] pin */
  5494. #define SYSCFG_EXTICR3_EXTI11_PI ((uint32_t)0x8000) /*!<PI[11] pin */
  5495. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  5496. #define SYSCFG_EXTICR4_EXTI12 ((uint32_t)0x000F) /*!<EXTI 12 configuration */
  5497. #define SYSCFG_EXTICR4_EXTI13 ((uint32_t)0x00F0) /*!<EXTI 13 configuration */
  5498. #define SYSCFG_EXTICR4_EXTI14 ((uint32_t)0x0F00) /*!<EXTI 14 configuration */
  5499. #define SYSCFG_EXTICR4_EXTI15 ((uint32_t)0xF000) /*!<EXTI 15 configuration */
  5500. /**
  5501. * @brief EXTI12 configuration
  5502. */
  5503. #define SYSCFG_EXTICR4_EXTI12_PA ((uint32_t)0x0000) /*!<PA[12] pin */
  5504. #define SYSCFG_EXTICR4_EXTI12_PB ((uint32_t)0x0001) /*!<PB[12] pin */
  5505. #define SYSCFG_EXTICR4_EXTI12_PC ((uint32_t)0x0002) /*!<PC[12] pin */
  5506. #define SYSCFG_EXTICR4_EXTI12_PD ((uint32_t)0x0003) /*!<PD[12] pin */
  5507. #define SYSCFG_EXTICR4_EXTI12_PE ((uint32_t)0x0004) /*!<PE[12] pin */
  5508. #define SYSCFG_EXTICR4_EXTI12_PF ((uint32_t)0x0005) /*!<PF[12] pin */
  5509. #define SYSCFG_EXTICR4_EXTI12_PG ((uint32_t)0x0006) /*!<PG[12] pin */
  5510. #define SYSCFG_EXTICR4_EXTI12_PH ((uint32_t)0x0007) /*!<PH[12] pin */
  5511. /**
  5512. * @brief EXTI13 configuration
  5513. */
  5514. #define SYSCFG_EXTICR4_EXTI13_PA ((uint32_t)0x0000) /*!<PA[13] pin */
  5515. #define SYSCFG_EXTICR4_EXTI13_PB ((uint32_t)0x0010) /*!<PB[13] pin */
  5516. #define SYSCFG_EXTICR4_EXTI13_PC ((uint32_t)0x0020) /*!<PC[13] pin */
  5517. #define SYSCFG_EXTICR4_EXTI13_PD ((uint32_t)0x0030) /*!<PD[13] pin */
  5518. #define SYSCFG_EXTICR4_EXTI13_PE ((uint32_t)0x0040) /*!<PE[13] pin */
  5519. #define SYSCFG_EXTICR4_EXTI13_PF ((uint32_t)0x0050) /*!<PF[13] pin */
  5520. #define SYSCFG_EXTICR4_EXTI13_PG ((uint32_t)0x0060) /*!<PG[13] pin */
  5521. #define SYSCFG_EXTICR4_EXTI13_PH ((uint32_t)0x0070) /*!<PH[13] pin */
  5522. /**
  5523. * @brief EXTI14 configuration
  5524. */
  5525. #define SYSCFG_EXTICR4_EXTI14_PA ((uint32_t)0x0000) /*!<PA[14] pin */
  5526. #define SYSCFG_EXTICR4_EXTI14_PB ((uint32_t)0x0100) /*!<PB[14] pin */
  5527. #define SYSCFG_EXTICR4_EXTI14_PC ((uint32_t)0x0200) /*!<PC[14] pin */
  5528. #define SYSCFG_EXTICR4_EXTI14_PD ((uint32_t)0x0300) /*!<PD[14] pin */
  5529. #define SYSCFG_EXTICR4_EXTI14_PE ((uint32_t)0x0400) /*!<PE[14] pin */
  5530. #define SYSCFG_EXTICR4_EXTI14_PF ((uint32_t)0x0500) /*!<PF[14] pin */
  5531. #define SYSCFG_EXTICR4_EXTI14_PG ((uint32_t)0x0600) /*!<PG[14] pin */
  5532. #define SYSCFG_EXTICR4_EXTI14_PH ((uint32_t)0x0700) /*!<PH[14] pin */
  5533. /**
  5534. * @brief EXTI15 configuration
  5535. */
  5536. #define SYSCFG_EXTICR4_EXTI15_PA ((uint32_t)0x0000) /*!<PA[15] pin */
  5537. #define SYSCFG_EXTICR4_EXTI15_PB ((uint32_t)0x1000) /*!<PB[15] pin */
  5538. #define SYSCFG_EXTICR4_EXTI15_PC ((uint32_t)0x2000) /*!<PC[15] pin */
  5539. #define SYSCFG_EXTICR4_EXTI15_PD ((uint32_t)0x3000) /*!<PD[15] pin */
  5540. #define SYSCFG_EXTICR4_EXTI15_PE ((uint32_t)0x4000) /*!<PE[15] pin */
  5541. #define SYSCFG_EXTICR4_EXTI15_PF ((uint32_t)0x5000) /*!<PF[15] pin */
  5542. #define SYSCFG_EXTICR4_EXTI15_PG ((uint32_t)0x6000) /*!<PG[15] pin */
  5543. #define SYSCFG_EXTICR4_EXTI15_PH ((uint32_t)0x7000) /*!<PH[15] pin */
  5544. /****************** Bit definition for SYSCFG_CMPCR register ****************/
  5545. #define SYSCFG_CMPCR_CMP_PD ((uint32_t)0x00000001) /*!<Compensation cell ready flag */
  5546. #define SYSCFG_CMPCR_READY ((uint32_t)0x00000100) /*!<Compensation cell power-down */
  5547. /******************************************************************************/
  5548. /* */
  5549. /* TIM */
  5550. /* */
  5551. /******************************************************************************/
  5552. /******************* Bit definition for TIM_CR1 register ********************/
  5553. #define TIM_CR1_CEN ((uint32_t)0x0001) /*!<Counter enable */
  5554. #define TIM_CR1_UDIS ((uint32_t)0x0002) /*!<Update disable */
  5555. #define TIM_CR1_URS ((uint32_t)0x0004) /*!<Update request source */
  5556. #define TIM_CR1_OPM ((uint32_t)0x0008) /*!<One pulse mode */
  5557. #define TIM_CR1_DIR ((uint32_t)0x0010) /*!<Direction */
  5558. #define TIM_CR1_CMS ((uint32_t)0x0060) /*!<CMS[1:0] bits (Center-aligned mode selection) */
  5559. #define TIM_CR1_CMS_0 ((uint32_t)0x0020) /*!<Bit 0 */
  5560. #define TIM_CR1_CMS_1 ((uint32_t)0x0040) /*!<Bit 1 */
  5561. #define TIM_CR1_ARPE ((uint32_t)0x0080) /*!<Auto-reload preload enable */
  5562. #define TIM_CR1_CKD ((uint32_t)0x0300) /*!<CKD[1:0] bits (clock division) */
  5563. #define TIM_CR1_CKD_0 ((uint32_t)0x0100) /*!<Bit 0 */
  5564. #define TIM_CR1_CKD_1 ((uint32_t)0x0200) /*!<Bit 1 */
  5565. /******************* Bit definition for TIM_CR2 register ********************/
  5566. #define TIM_CR2_CCPC ((uint32_t)0x0001) /*!<Capture/Compare Preloaded Control */
  5567. #define TIM_CR2_CCUS ((uint32_t)0x0004) /*!<Capture/Compare Control Update Selection */
  5568. #define TIM_CR2_CCDS ((uint32_t)0x0008) /*!<Capture/Compare DMA Selection */
  5569. #define TIM_CR2_MMS ((uint32_t)0x0070) /*!<MMS[2:0] bits (Master Mode Selection) */
  5570. #define TIM_CR2_MMS_0 ((uint32_t)0x0010) /*!<Bit 0 */
  5571. #define TIM_CR2_MMS_1 ((uint32_t)0x0020) /*!<Bit 1 */
  5572. #define TIM_CR2_MMS_2 ((uint32_t)0x0040) /*!<Bit 2 */
  5573. #define TIM_CR2_TI1S ((uint32_t)0x0080) /*!<TI1 Selection */
  5574. #define TIM_CR2_OIS1 ((uint32_t)0x0100) /*!<Output Idle state 1 (OC1 output) */
  5575. #define TIM_CR2_OIS1N ((uint32_t)0x0200) /*!<Output Idle state 1 (OC1N output) */
  5576. #define TIM_CR2_OIS2 ((uint32_t)0x0400) /*!<Output Idle state 2 (OC2 output) */
  5577. #define TIM_CR2_OIS2N ((uint32_t)0x0800) /*!<Output Idle state 2 (OC2N output) */
  5578. #define TIM_CR2_OIS3 ((uint32_t)0x1000) /*!<Output Idle state 3 (OC3 output) */
  5579. #define TIM_CR2_OIS3N ((uint32_t)0x2000) /*!<Output Idle state 3 (OC3N output) */
  5580. #define TIM_CR2_OIS4 ((uint32_t)0x4000) /*!<Output Idle state 4 (OC4 output) */
  5581. /******************* Bit definition for TIM_SMCR register *******************/
  5582. #define TIM_SMCR_SMS ((uint32_t)0x0007) /*!<SMS[2:0] bits (Slave mode selection) */
  5583. #define TIM_SMCR_SMS_0 ((uint32_t)0x0001) /*!<Bit 0 */
  5584. #define TIM_SMCR_SMS_1 ((uint32_t)0x0002) /*!<Bit 1 */
  5585. #define TIM_SMCR_SMS_2 ((uint32_t)0x0004) /*!<Bit 2 */
  5586. #define TIM_SMCR_TS ((uint32_t)0x0070) /*!<TS[2:0] bits (Trigger selection) */
  5587. #define TIM_SMCR_TS_0 ((uint32_t)0x0010) /*!<Bit 0 */
  5588. #define TIM_SMCR_TS_1 ((uint32_t)0x0020) /*!<Bit 1 */
  5589. #define TIM_SMCR_TS_2 ((uint32_t)0x0040) /*!<Bit 2 */
  5590. #define TIM_SMCR_MSM ((uint32_t)0x0080) /*!<Master/slave mode */
  5591. #define TIM_SMCR_ETF ((uint32_t)0x0F00) /*!<ETF[3:0] bits (External trigger filter) */
  5592. #define TIM_SMCR_ETF_0 ((uint32_t)0x0100) /*!<Bit 0 */
  5593. #define TIM_SMCR_ETF_1 ((uint32_t)0x0200) /*!<Bit 1 */
  5594. #define TIM_SMCR_ETF_2 ((uint32_t)0x0400) /*!<Bit 2 */
  5595. #define TIM_SMCR_ETF_3 ((uint32_t)0x0800) /*!<Bit 3 */
  5596. #define TIM_SMCR_ETPS ((uint32_t)0x3000) /*!<ETPS[1:0] bits (External trigger prescaler) */
  5597. #define TIM_SMCR_ETPS_0 ((uint32_t)0x1000) /*!<Bit 0 */
  5598. #define TIM_SMCR_ETPS_1 ((uint32_t)0x2000) /*!<Bit 1 */
  5599. #define TIM_SMCR_ECE ((uint32_t)0x4000) /*!<External clock enable */
  5600. #define TIM_SMCR_ETP ((uint32_t)0x8000) /*!<External trigger polarity */
  5601. /******************* Bit definition for TIM_DIER register *******************/
  5602. #define TIM_DIER_UIE ((uint32_t)0x0001) /*!<Update interrupt enable */
  5603. #define TIM_DIER_CC1IE ((uint32_t)0x0002) /*!<Capture/Compare 1 interrupt enable */
  5604. #define TIM_DIER_CC2IE ((uint32_t)0x0004) /*!<Capture/Compare 2 interrupt enable */
  5605. #define TIM_DIER_CC3IE ((uint32_t)0x0008) /*!<Capture/Compare 3 interrupt enable */
  5606. #define TIM_DIER_CC4IE ((uint32_t)0x0010) /*!<Capture/Compare 4 interrupt enable */
  5607. #define TIM_DIER_COMIE ((uint32_t)0x0020) /*!<COM interrupt enable */
  5608. #define TIM_DIER_TIE ((uint32_t)0x0040) /*!<Trigger interrupt enable */
  5609. #define TIM_DIER_BIE ((uint32_t)0x0080) /*!<Break interrupt enable */
  5610. #define TIM_DIER_UDE ((uint32_t)0x0100) /*!<Update DMA request enable */
  5611. #define TIM_DIER_CC1DE ((uint32_t)0x0200) /*!<Capture/Compare 1 DMA request enable */
  5612. #define TIM_DIER_CC2DE ((uint32_t)0x0400) /*!<Capture/Compare 2 DMA request enable */
  5613. #define TIM_DIER_CC3DE ((uint32_t)0x0800) /*!<Capture/Compare 3 DMA request enable */
  5614. #define TIM_DIER_CC4DE ((uint32_t)0x1000) /*!<Capture/Compare 4 DMA request enable */
  5615. #define TIM_DIER_COMDE ((uint32_t)0x2000) /*!<COM DMA request enable */
  5616. #define TIM_DIER_TDE ((uint32_t)0x4000) /*!<Trigger DMA request enable */
  5617. /******************** Bit definition for TIM_SR register ********************/
  5618. #define TIM_SR_UIF ((uint32_t)0x0001) /*!<Update interrupt Flag */
  5619. #define TIM_SR_CC1IF ((uint32_t)0x0002) /*!<Capture/Compare 1 interrupt Flag */
  5620. #define TIM_SR_CC2IF ((uint32_t)0x0004) /*!<Capture/Compare 2 interrupt Flag */
  5621. #define TIM_SR_CC3IF ((uint32_t)0x0008) /*!<Capture/Compare 3 interrupt Flag */
  5622. #define TIM_SR_CC4IF ((uint32_t)0x0010) /*!<Capture/Compare 4 interrupt Flag */
  5623. #define TIM_SR_COMIF ((uint32_t)0x0020) /*!<COM interrupt Flag */
  5624. #define TIM_SR_TIF ((uint32_t)0x0040) /*!<Trigger interrupt Flag */
  5625. #define TIM_SR_BIF ((uint32_t)0x0080) /*!<Break interrupt Flag */
  5626. #define TIM_SR_CC1OF ((uint32_t)0x0200) /*!<Capture/Compare 1 Overcapture Flag */
  5627. #define TIM_SR_CC2OF ((uint32_t)0x0400) /*!<Capture/Compare 2 Overcapture Flag */
  5628. #define TIM_SR_CC3OF ((uint32_t)0x0800) /*!<Capture/Compare 3 Overcapture Flag */
  5629. #define TIM_SR_CC4OF ((uint32_t)0x1000) /*!<Capture/Compare 4 Overcapture Flag */
  5630. /******************* Bit definition for TIM_EGR register ********************/
  5631. #define TIM_EGR_UG ((uint32_t)0x01) /*!<Update Generation */
  5632. #define TIM_EGR_CC1G ((uint32_t)0x02) /*!<Capture/Compare 1 Generation */
  5633. #define TIM_EGR_CC2G ((uint32_t)0x04) /*!<Capture/Compare 2 Generation */
  5634. #define TIM_EGR_CC3G ((uint32_t)0x08) /*!<Capture/Compare 3 Generation */
  5635. #define TIM_EGR_CC4G ((uint32_t)0x10) /*!<Capture/Compare 4 Generation */
  5636. #define TIM_EGR_COMG ((uint32_t)0x20) /*!<Capture/Compare Control Update Generation */
  5637. #define TIM_EGR_TG ((uint32_t)0x40) /*!<Trigger Generation */
  5638. #define TIM_EGR_BG ((uint32_t)0x80) /*!<Break Generation */
  5639. /****************** Bit definition for TIM_CCMR1 register *******************/
  5640. #define TIM_CCMR1_CC1S ((uint32_t)0x0003) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  5641. #define TIM_CCMR1_CC1S_0 ((uint32_t)0x0001) /*!<Bit 0 */
  5642. #define TIM_CCMR1_CC1S_1 ((uint32_t)0x0002) /*!<Bit 1 */
  5643. #define TIM_CCMR1_OC1FE ((uint32_t)0x0004) /*!<Output Compare 1 Fast enable */
  5644. #define TIM_CCMR1_OC1PE ((uint32_t)0x0008) /*!<Output Compare 1 Preload enable */
  5645. #define TIM_CCMR1_OC1M ((uint32_t)0x0070) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  5646. #define TIM_CCMR1_OC1M_0 ((uint32_t)0x0010) /*!<Bit 0 */
  5647. #define TIM_CCMR1_OC1M_1 ((uint32_t)0x0020) /*!<Bit 1 */
  5648. #define TIM_CCMR1_OC1M_2 ((uint32_t)0x0040) /*!<Bit 2 */
  5649. #define TIM_CCMR1_OC1CE ((uint32_t)0x0080) /*!<Output Compare 1Clear Enable */
  5650. #define TIM_CCMR1_CC2S ((uint32_t)0x0300) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  5651. #define TIM_CCMR1_CC2S_0 ((uint32_t)0x0100) /*!<Bit 0 */
  5652. #define TIM_CCMR1_CC2S_1 ((uint32_t)0x0200) /*!<Bit 1 */
  5653. #define TIM_CCMR1_OC2FE ((uint32_t)0x0400) /*!<Output Compare 2 Fast enable */
  5654. #define TIM_CCMR1_OC2PE ((uint32_t)0x0800) /*!<Output Compare 2 Preload enable */
  5655. #define TIM_CCMR1_OC2M ((uint32_t)0x7000) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  5656. #define TIM_CCMR1_OC2M_0 ((uint32_t)0x1000) /*!<Bit 0 */
  5657. #define TIM_CCMR1_OC2M_1 ((uint32_t)0x2000) /*!<Bit 1 */
  5658. #define TIM_CCMR1_OC2M_2 ((uint32_t)0x4000) /*!<Bit 2 */
  5659. #define TIM_CCMR1_OC2CE ((uint32_t)0x8000) /*!<Output Compare 2 Clear Enable */
  5660. /*----------------------------------------------------------------------------*/
  5661. #define TIM_CCMR1_IC1PSC ((uint32_t)0x000C) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  5662. #define TIM_CCMR1_IC1PSC_0 ((uint32_t)0x0004) /*!<Bit 0 */
  5663. #define TIM_CCMR1_IC1PSC_1 ((uint32_t)0x0008) /*!<Bit 1 */
  5664. #define TIM_CCMR1_IC1F ((uint32_t)0x00F0) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  5665. #define TIM_CCMR1_IC1F_0 ((uint32_t)0x0010) /*!<Bit 0 */
  5666. #define TIM_CCMR1_IC1F_1 ((uint32_t)0x0020) /*!<Bit 1 */
  5667. #define TIM_CCMR1_IC1F_2 ((uint32_t)0x0040) /*!<Bit 2 */
  5668. #define TIM_CCMR1_IC1F_3 ((uint32_t)0x0080) /*!<Bit 3 */
  5669. #define TIM_CCMR1_IC2PSC ((uint32_t)0x0C00) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  5670. #define TIM_CCMR1_IC2PSC_0 ((uint32_t)0x0400) /*!<Bit 0 */
  5671. #define TIM_CCMR1_IC2PSC_1 ((uint32_t)0x0800) /*!<Bit 1 */
  5672. #define TIM_CCMR1_IC2F ((uint32_t)0xF000) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  5673. #define TIM_CCMR1_IC2F_0 ((uint32_t)0x1000) /*!<Bit 0 */
  5674. #define TIM_CCMR1_IC2F_1 ((uint32_t)0x2000) /*!<Bit 1 */
  5675. #define TIM_CCMR1_IC2F_2 ((uint32_t)0x4000) /*!<Bit 2 */
  5676. #define TIM_CCMR1_IC2F_3 ((uint32_t)0x8000) /*!<Bit 3 */
  5677. /****************** Bit definition for TIM_CCMR2 register *******************/
  5678. #define TIM_CCMR2_CC3S ((uint32_t)0x0003) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  5679. #define TIM_CCMR2_CC3S_0 ((uint32_t)0x0001) /*!<Bit 0 */
  5680. #define TIM_CCMR2_CC3S_1 ((uint32_t)0x0002) /*!<Bit 1 */
  5681. #define TIM_CCMR2_OC3FE ((uint32_t)0x0004) /*!<Output Compare 3 Fast enable */
  5682. #define TIM_CCMR2_OC3PE ((uint32_t)0x0008) /*!<Output Compare 3 Preload enable */
  5683. #define TIM_CCMR2_OC3M ((uint32_t)0x0070) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  5684. #define TIM_CCMR2_OC3M_0 ((uint32_t)0x0010) /*!<Bit 0 */
  5685. #define TIM_CCMR2_OC3M_1 ((uint32_t)0x0020) /*!<Bit 1 */
  5686. #define TIM_CCMR2_OC3M_2 ((uint32_t)0x0040) /*!<Bit 2 */
  5687. #define TIM_CCMR2_OC3CE ((uint32_t)0x0080) /*!<Output Compare 3 Clear Enable */
  5688. #define TIM_CCMR2_CC4S ((uint32_t)0x0300) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  5689. #define TIM_CCMR2_CC4S_0 ((uint32_t)0x0100) /*!<Bit 0 */
  5690. #define TIM_CCMR2_CC4S_1 ((uint32_t)0x0200) /*!<Bit 1 */
  5691. #define TIM_CCMR2_OC4FE ((uint32_t)0x0400) /*!<Output Compare 4 Fast enable */
  5692. #define TIM_CCMR2_OC4PE ((uint32_t)0x0800) /*!<Output Compare 4 Preload enable */
  5693. #define TIM_CCMR2_OC4M ((uint32_t)0x7000) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  5694. #define TIM_CCMR2_OC4M_0 ((uint32_t)0x1000) /*!<Bit 0 */
  5695. #define TIM_CCMR2_OC4M_1 ((uint32_t)0x2000) /*!<Bit 1 */
  5696. #define TIM_CCMR2_OC4M_2 ((uint32_t)0x4000) /*!<Bit 2 */
  5697. #define TIM_CCMR2_OC4CE ((uint32_t)0x8000) /*!<Output Compare 4 Clear Enable */
  5698. /*----------------------------------------------------------------------------*/
  5699. #define TIM_CCMR2_IC3PSC ((uint32_t)0x000C) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  5700. #define TIM_CCMR2_IC3PSC_0 ((uint32_t)0x0004) /*!<Bit 0 */
  5701. #define TIM_CCMR2_IC3PSC_1 ((uint32_t)0x0008) /*!<Bit 1 */
  5702. #define TIM_CCMR2_IC3F ((uint32_t)0x00F0) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  5703. #define TIM_CCMR2_IC3F_0 ((uint32_t)0x0010) /*!<Bit 0 */
  5704. #define TIM_CCMR2_IC3F_1 ((uint32_t)0x0020) /*!<Bit 1 */
  5705. #define TIM_CCMR2_IC3F_2 ((uint32_t)0x0040) /*!<Bit 2 */
  5706. #define TIM_CCMR2_IC3F_3 ((uint32_t)0x0080) /*!<Bit 3 */
  5707. #define TIM_CCMR2_IC4PSC ((uint32_t)0x0C00) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  5708. #define TIM_CCMR2_IC4PSC_0 ((uint32_t)0x0400) /*!<Bit 0 */
  5709. #define TIM_CCMR2_IC4PSC_1 ((uint32_t)0x0800) /*!<Bit 1 */
  5710. #define TIM_CCMR2_IC4F ((uint32_t)0xF000) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  5711. #define TIM_CCMR2_IC4F_0 ((uint32_t)0x1000) /*!<Bit 0 */
  5712. #define TIM_CCMR2_IC4F_1 ((uint32_t)0x2000) /*!<Bit 1 */
  5713. #define TIM_CCMR2_IC4F_2 ((uint32_t)0x4000) /*!<Bit 2 */
  5714. #define TIM_CCMR2_IC4F_3 ((uint32_t)0x8000) /*!<Bit 3 */
  5715. /******************* Bit definition for TIM_CCER register *******************/
  5716. #define TIM_CCER_CC1E ((uint32_t)0x0001) /*!<Capture/Compare 1 output enable */
  5717. #define TIM_CCER_CC1P ((uint32_t)0x0002) /*!<Capture/Compare 1 output Polarity */
  5718. #define TIM_CCER_CC1NE ((uint32_t)0x0004) /*!<Capture/Compare 1 Complementary output enable */
  5719. #define TIM_CCER_CC1NP ((uint32_t)0x0008) /*!<Capture/Compare 1 Complementary output Polarity */
  5720. #define TIM_CCER_CC2E ((uint32_t)0x0010) /*!<Capture/Compare 2 output enable */
  5721. #define TIM_CCER_CC2P ((uint32_t)0x0020) /*!<Capture/Compare 2 output Polarity */
  5722. #define TIM_CCER_CC2NE ((uint32_t)0x0040) /*!<Capture/Compare 2 Complementary output enable */
  5723. #define TIM_CCER_CC2NP ((uint32_t)0x0080) /*!<Capture/Compare 2 Complementary output Polarity */
  5724. #define TIM_CCER_CC3E ((uint32_t)0x0100) /*!<Capture/Compare 3 output enable */
  5725. #define TIM_CCER_CC3P ((uint32_t)0x0200) /*!<Capture/Compare 3 output Polarity */
  5726. #define TIM_CCER_CC3NE ((uint32_t)0x0400) /*!<Capture/Compare 3 Complementary output enable */
  5727. #define TIM_CCER_CC3NP ((uint32_t)0x0800) /*!<Capture/Compare 3 Complementary output Polarity */
  5728. #define TIM_CCER_CC4E ((uint32_t)0x1000) /*!<Capture/Compare 4 output enable */
  5729. #define TIM_CCER_CC4P ((uint32_t)0x2000) /*!<Capture/Compare 4 output Polarity */
  5730. #define TIM_CCER_CC4NP ((uint32_t)0x8000) /*!<Capture/Compare 4 Complementary output Polarity */
  5731. /******************* Bit definition for TIM_CNT register ********************/
  5732. #define TIM_CNT_CNT ((uint32_t)0xFFFF) /*!<Counter Value */
  5733. /******************* Bit definition for TIM_PSC register ********************/
  5734. #define TIM_PSC_PSC ((uint32_t)0xFFFF) /*!<Prescaler Value */
  5735. /******************* Bit definition for TIM_ARR register ********************/
  5736. #define TIM_ARR_ARR ((uint32_t)0xFFFF) /*!<actual auto-reload Value */
  5737. /******************* Bit definition for TIM_RCR register ********************/
  5738. #define TIM_RCR_REP ((uint32_t)0xFF) /*!<Repetition Counter Value */
  5739. /******************* Bit definition for TIM_CCR1 register *******************/
  5740. #define TIM_CCR1_CCR1 ((uint32_t)0xFFFF) /*!<Capture/Compare 1 Value */
  5741. /******************* Bit definition for TIM_CCR2 register *******************/
  5742. #define TIM_CCR2_CCR2 ((uint32_t)0xFFFF) /*!<Capture/Compare 2 Value */
  5743. /******************* Bit definition for TIM_CCR3 register *******************/
  5744. #define TIM_CCR3_CCR3 ((uint32_t)0xFFFF) /*!<Capture/Compare 3 Value */
  5745. /******************* Bit definition for TIM_CCR4 register *******************/
  5746. #define TIM_CCR4_CCR4 ((uint32_t)0xFFFF) /*!<Capture/Compare 4 Value */
  5747. /******************* Bit definition for TIM_BDTR register *******************/
  5748. #define TIM_BDTR_DTG ((uint32_t)0x00FF) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  5749. #define TIM_BDTR_DTG_0 ((uint32_t)0x0001) /*!<Bit 0 */
  5750. #define TIM_BDTR_DTG_1 ((uint32_t)0x0002) /*!<Bit 1 */
  5751. #define TIM_BDTR_DTG_2 ((uint32_t)0x0004) /*!<Bit 2 */
  5752. #define TIM_BDTR_DTG_3 ((uint32_t)0x0008) /*!<Bit 3 */
  5753. #define TIM_BDTR_DTG_4 ((uint32_t)0x0010) /*!<Bit 4 */
  5754. #define TIM_BDTR_DTG_5 ((uint32_t)0x0020) /*!<Bit 5 */
  5755. #define TIM_BDTR_DTG_6 ((uint32_t)0x0040) /*!<Bit 6 */
  5756. #define TIM_BDTR_DTG_7 ((uint32_t)0x0080) /*!<Bit 7 */
  5757. #define TIM_BDTR_LOCK ((uint32_t)0x0300) /*!<LOCK[1:0] bits (Lock Configuration) */
  5758. #define TIM_BDTR_LOCK_0 ((uint32_t)0x0100) /*!<Bit 0 */
  5759. #define TIM_BDTR_LOCK_1 ((uint32_t)0x0200) /*!<Bit 1 */
  5760. #define TIM_BDTR_OSSI ((uint32_t)0x0400) /*!<Off-State Selection for Idle mode */
  5761. #define TIM_BDTR_OSSR ((uint32_t)0x0800) /*!<Off-State Selection for Run mode */
  5762. #define TIM_BDTR_BKE ((uint32_t)0x1000) /*!<Break enable */
  5763. #define TIM_BDTR_BKP ((uint32_t)0x2000) /*!<Break Polarity */
  5764. #define TIM_BDTR_AOE ((uint32_t)0x4000) /*!<Automatic Output enable */
  5765. #define TIM_BDTR_MOE ((uint32_t)0x8000) /*!<Main Output enable */
  5766. /******************* Bit definition for TIM_DCR register ********************/
  5767. #define TIM_DCR_DBA ((uint32_t)0x001F) /*!<DBA[4:0] bits (DMA Base Address) */
  5768. #define TIM_DCR_DBA_0 ((uint32_t)0x0001) /*!<Bit 0 */
  5769. #define TIM_DCR_DBA_1 ((uint32_t)0x0002) /*!<Bit 1 */
  5770. #define TIM_DCR_DBA_2 ((uint32_t)0x0004) /*!<Bit 2 */
  5771. #define TIM_DCR_DBA_3 ((uint32_t)0x0008) /*!<Bit 3 */
  5772. #define TIM_DCR_DBA_4 ((uint32_t)0x0010) /*!<Bit 4 */
  5773. #define TIM_DCR_DBL ((uint32_t)0x1F00) /*!<DBL[4:0] bits (DMA Burst Length) */
  5774. #define TIM_DCR_DBL_0 ((uint32_t)0x0100) /*!<Bit 0 */
  5775. #define TIM_DCR_DBL_1 ((uint32_t)0x0200) /*!<Bit 1 */
  5776. #define TIM_DCR_DBL_2 ((uint32_t)0x0400) /*!<Bit 2 */
  5777. #define TIM_DCR_DBL_3 ((uint32_t)0x0800) /*!<Bit 3 */
  5778. #define TIM_DCR_DBL_4 ((uint32_t)0x1000) /*!<Bit 4 */
  5779. /******************* Bit definition for TIM_DMAR register *******************/
  5780. #define TIM_DMAR_DMAB ((uint32_t)0xFFFF) /*!<DMA register for burst accesses */
  5781. /******************* Bit definition for TIM_OR register *********************/
  5782. #define TIM_OR_TI4_RMP ((uint32_t)0x00C0) /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
  5783. #define TIM_OR_TI4_RMP_0 ((uint32_t)0x0040) /*!<Bit 0 */
  5784. #define TIM_OR_TI4_RMP_1 ((uint32_t)0x0080) /*!<Bit 1 */
  5785. #define TIM_OR_ITR1_RMP ((uint32_t)0x0C00) /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */
  5786. #define TIM_OR_ITR1_RMP_0 ((uint32_t)0x0400) /*!<Bit 0 */
  5787. #define TIM_OR_ITR1_RMP_1 ((uint32_t)0x0800) /*!<Bit 1 */
  5788. /******************************************************************************/
  5789. /* */
  5790. /* Universal Synchronous Asynchronous Receiver Transmitter */
  5791. /* */
  5792. /******************************************************************************/
  5793. /******************* Bit definition for USART_SR register *******************/
  5794. #define USART_SR_PE ((uint32_t)0x0001) /*!<Parity Error */
  5795. #define USART_SR_FE ((uint32_t)0x0002) /*!<Framing Error */
  5796. #define USART_SR_NE ((uint32_t)0x0004) /*!<Noise Error Flag */
  5797. #define USART_SR_ORE ((uint32_t)0x0008) /*!<OverRun Error */
  5798. #define USART_SR_IDLE ((uint32_t)0x0010) /*!<IDLE line detected */
  5799. #define USART_SR_RXNE ((uint32_t)0x0020) /*!<Read Data Register Not Empty */
  5800. #define USART_SR_TC ((uint32_t)0x0040) /*!<Transmission Complete */
  5801. #define USART_SR_TXE ((uint32_t)0x0080) /*!<Transmit Data Register Empty */
  5802. #define USART_SR_LBD ((uint32_t)0x0100) /*!<LIN Break Detection Flag */
  5803. #define USART_SR_CTS ((uint32_t)0x0200) /*!<CTS Flag */
  5804. /******************* Bit definition for USART_DR register *******************/
  5805. #define USART_DR_DR ((uint32_t)0x01FF) /*!<Data value */
  5806. /****************** Bit definition for USART_BRR register *******************/
  5807. #define USART_BRR_DIV_Fraction ((uint32_t)0x000F) /*!<Fraction of USARTDIV */
  5808. #define USART_BRR_DIV_Mantissa ((uint32_t)0xFFF0) /*!<Mantissa of USARTDIV */
  5809. /****************** Bit definition for USART_CR1 register *******************/
  5810. #define USART_CR1_SBK ((uint32_t)0x0001) /*!<Send Break */
  5811. #define USART_CR1_RWU ((uint32_t)0x0002) /*!<Receiver wakeup */
  5812. #define USART_CR1_RE ((uint32_t)0x0004) /*!<Receiver Enable */
  5813. #define USART_CR1_TE ((uint32_t)0x0008) /*!<Transmitter Enable */
  5814. #define USART_CR1_IDLEIE ((uint32_t)0x0010) /*!<IDLE Interrupt Enable */
  5815. #define USART_CR1_RXNEIE ((uint32_t)0x0020) /*!<RXNE Interrupt Enable */
  5816. #define USART_CR1_TCIE ((uint32_t)0x0040) /*!<Transmission Complete Interrupt Enable */
  5817. #define USART_CR1_TXEIE ((uint32_t)0x0080) /*!<PE Interrupt Enable */
  5818. #define USART_CR1_PEIE ((uint32_t)0x0100) /*!<PE Interrupt Enable */
  5819. #define USART_CR1_PS ((uint32_t)0x0200) /*!<Parity Selection */
  5820. #define USART_CR1_PCE ((uint32_t)0x0400) /*!<Parity Control Enable */
  5821. #define USART_CR1_WAKE ((uint32_t)0x0800) /*!<Wakeup method */
  5822. #define USART_CR1_M ((uint32_t)0x1000) /*!<Word length */
  5823. #define USART_CR1_UE ((uint32_t)0x2000) /*!<USART Enable */
  5824. #define USART_CR1_OVER8 ((uint32_t)0x8000) /*!<USART Oversampling by 8 enable */
  5825. /****************** Bit definition for USART_CR2 register *******************/
  5826. #define USART_CR2_ADD ((uint32_t)0x000F) /*!<Address of the USART node */
  5827. #define USART_CR2_LBDL ((uint32_t)0x0020) /*!<LIN Break Detection Length */
  5828. #define USART_CR2_LBDIE ((uint32_t)0x0040) /*!<LIN Break Detection Interrupt Enable */
  5829. #define USART_CR2_LBCL ((uint32_t)0x0100) /*!<Last Bit Clock pulse */
  5830. #define USART_CR2_CPHA ((uint32_t)0x0200) /*!<Clock Phase */
  5831. #define USART_CR2_CPOL ((uint32_t)0x0400) /*!<Clock Polarity */
  5832. #define USART_CR2_CLKEN ((uint32_t)0x0800) /*!<Clock Enable */
  5833. #define USART_CR2_STOP ((uint32_t)0x3000) /*!<STOP[1:0] bits (STOP bits) */
  5834. #define USART_CR2_STOP_0 ((uint32_t)0x1000) /*!<Bit 0 */
  5835. #define USART_CR2_STOP_1 ((uint32_t)0x2000) /*!<Bit 1 */
  5836. #define USART_CR2_LINEN ((uint32_t)0x4000) /*!<LIN mode enable */
  5837. /****************** Bit definition for USART_CR3 register *******************/
  5838. #define USART_CR3_EIE ((uint32_t)0x0001) /*!<Error Interrupt Enable */
  5839. #define USART_CR3_IREN ((uint32_t)0x0002) /*!<IrDA mode Enable */
  5840. #define USART_CR3_IRLP ((uint32_t)0x0004) /*!<IrDA Low-Power */
  5841. #define USART_CR3_HDSEL ((uint32_t)0x0008) /*!<Half-Duplex Selection */
  5842. #define USART_CR3_NACK ((uint32_t)0x0010) /*!<Smartcard NACK enable */
  5843. #define USART_CR3_SCEN ((uint32_t)0x0020) /*!<Smartcard mode enable */
  5844. #define USART_CR3_DMAR ((uint32_t)0x0040) /*!<DMA Enable Receiver */
  5845. #define USART_CR3_DMAT ((uint32_t)0x0080) /*!<DMA Enable Transmitter */
  5846. #define USART_CR3_RTSE ((uint32_t)0x0100) /*!<RTS Enable */
  5847. #define USART_CR3_CTSE ((uint32_t)0x0200) /*!<CTS Enable */
  5848. #define USART_CR3_CTSIE ((uint32_t)0x0400) /*!<CTS Interrupt Enable */
  5849. #define USART_CR3_ONEBIT ((uint32_t)0x0800) /*!<USART One bit method enable */
  5850. /****************** Bit definition for USART_GTPR register ******************/
  5851. #define USART_GTPR_PSC ((uint32_t)0x00FF) /*!<PSC[7:0] bits (Prescaler value) */
  5852. #define USART_GTPR_PSC_0 ((uint32_t)0x0001) /*!<Bit 0 */
  5853. #define USART_GTPR_PSC_1 ((uint32_t)0x0002) /*!<Bit 1 */
  5854. #define USART_GTPR_PSC_2 ((uint32_t)0x0004) /*!<Bit 2 */
  5855. #define USART_GTPR_PSC_3 ((uint32_t)0x0008) /*!<Bit 3 */
  5856. #define USART_GTPR_PSC_4 ((uint32_t)0x0010) /*!<Bit 4 */
  5857. #define USART_GTPR_PSC_5 ((uint32_t)0x0020) /*!<Bit 5 */
  5858. #define USART_GTPR_PSC_6 ((uint32_t)0x0040) /*!<Bit 6 */
  5859. #define USART_GTPR_PSC_7 ((uint32_t)0x0080) /*!<Bit 7 */
  5860. #define USART_GTPR_GT ((uint32_t)0xFF00) /*!<Guard time value */
  5861. /******************************************************************************/
  5862. /* */
  5863. /* Window WATCHDOG */
  5864. /* */
  5865. /******************************************************************************/
  5866. /******************* Bit definition for WWDG_CR register ********************/
  5867. #define WWDG_CR_T ((uint32_t)0x7F) /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  5868. #define WWDG_CR_T0 ((uint32_t)0x01) /*!<Bit 0 */
  5869. #define WWDG_CR_T1 ((uint32_t)0x02) /*!<Bit 1 */
  5870. #define WWDG_CR_T2 ((uint32_t)0x04) /*!<Bit 2 */
  5871. #define WWDG_CR_T3 ((uint32_t)0x08) /*!<Bit 3 */
  5872. #define WWDG_CR_T4 ((uint32_t)0x10) /*!<Bit 4 */
  5873. #define WWDG_CR_T5 ((uint32_t)0x20) /*!<Bit 5 */
  5874. #define WWDG_CR_T6 ((uint32_t)0x40) /*!<Bit 6 */
  5875. #define WWDG_CR_WDGA ((uint32_t)0x80) /*!<Activation bit */
  5876. /******************* Bit definition for WWDG_CFR register *******************/
  5877. #define WWDG_CFR_W ((uint32_t)0x007F) /*!<W[6:0] bits (7-bit window value) */
  5878. #define WWDG_CFR_W0 ((uint32_t)0x0001) /*!<Bit 0 */
  5879. #define WWDG_CFR_W1 ((uint32_t)0x0002) /*!<Bit 1 */
  5880. #define WWDG_CFR_W2 ((uint32_t)0x0004) /*!<Bit 2 */
  5881. #define WWDG_CFR_W3 ((uint32_t)0x0008) /*!<Bit 3 */
  5882. #define WWDG_CFR_W4 ((uint32_t)0x0010) /*!<Bit 4 */
  5883. #define WWDG_CFR_W5 ((uint32_t)0x0020) /*!<Bit 5 */
  5884. #define WWDG_CFR_W6 ((uint32_t)0x0040) /*!<Bit 6 */
  5885. #define WWDG_CFR_WDGTB ((uint32_t)0x0180) /*!<WDGTB[1:0] bits (Timer Base) */
  5886. #define WWDG_CFR_WDGTB0 ((uint32_t)0x0080) /*!<Bit 0 */
  5887. #define WWDG_CFR_WDGTB1 ((uint32_t)0x0100) /*!<Bit 1 */
  5888. #define WWDG_CFR_EWI ((uint32_t)0x0200) /*!<Early Wakeup Interrupt */
  5889. /******************* Bit definition for WWDG_SR register ********************/
  5890. #define WWDG_SR_EWIF ((uint32_t)0x01) /*!<Early Wakeup Interrupt Flag */
  5891. /******************************************************************************/
  5892. /* */
  5893. /* DBG */
  5894. /* */
  5895. /******************************************************************************/
  5896. /******************** Bit definition for DBGMCU_IDCODE register *************/
  5897. #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFF)
  5898. #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000)
  5899. /******************** Bit definition for DBGMCU_CR register *****************/
  5900. #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001)
  5901. #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002)
  5902. #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004)
  5903. #define DBGMCU_CR_TRACE_IOEN ((uint32_t)0x00000020)
  5904. #define DBGMCU_CR_TRACE_MODE ((uint32_t)0x000000C0)
  5905. #define DBGMCU_CR_TRACE_MODE_0 ((uint32_t)0x00000040)/*!<Bit 0 */
  5906. #define DBGMCU_CR_TRACE_MODE_1 ((uint32_t)0x00000080)/*!<Bit 1 */
  5907. /******************** Bit definition for DBGMCU_APB1_FZ register ************/
  5908. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP ((uint32_t)0x00000001)
  5909. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP ((uint32_t)0x00000002)
  5910. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP ((uint32_t)0x00000004)
  5911. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP ((uint32_t)0x00000008)
  5912. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP ((uint32_t)0x00000010)
  5913. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP ((uint32_t)0x00000020)
  5914. #define DBGMCU_APB1_FZ_DBG_TIM12_STOP ((uint32_t)0x00000040)
  5915. #define DBGMCU_APB1_FZ_DBG_TIM13_STOP ((uint32_t)0x00000080)
  5916. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP ((uint32_t)0x00000100)
  5917. #define DBGMCU_APB1_FZ_DBG_RTC_STOP ((uint32_t)0x00000400)
  5918. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP ((uint32_t)0x00000800)
  5919. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP ((uint32_t)0x00001000)
  5920. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT ((uint32_t)0x00200000)
  5921. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT ((uint32_t)0x00400000)
  5922. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT ((uint32_t)0x00800000)
  5923. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP ((uint32_t)0x02000000)
  5924. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP ((uint32_t)0x04000000)
  5925. /* Old IWDGSTOP bit definition, maintained for legacy purpose */
  5926. #define DBGMCU_APB1_FZ_DBG_IWDEG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP
  5927. /******************** Bit definition for DBGMCU_APB2_FZ register ************/
  5928. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP ((uint32_t)0x00000001)
  5929. #define DBGMCU_APB2_FZ_DBG_TIM8_STOP ((uint32_t)0x00000002)
  5930. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP ((uint32_t)0x00010000)
  5931. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP ((uint32_t)0x00020000)
  5932. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP ((uint32_t)0x00040000)
  5933. /******************************************************************************/
  5934. /* */
  5935. /* Ethernet MAC Registers bits definitions */
  5936. /* */
  5937. /******************************************************************************/
  5938. /* Bit definition for Ethernet MAC Control Register register */
  5939. #define ETH_MACCR_WD ((uint32_t)0x00800000) /* Watchdog disable */
  5940. #define ETH_MACCR_JD ((uint32_t)0x00400000) /* Jabber disable */
  5941. #define ETH_MACCR_IFG ((uint32_t)0x000E0000) /* Inter-frame gap */
  5942. #define ETH_MACCR_IFG_96Bit ((uint32_t)0x00000000) /* Minimum IFG between frames during transmission is 96Bit */
  5943. #define ETH_MACCR_IFG_88Bit ((uint32_t)0x00020000) /* Minimum IFG between frames during transmission is 88Bit */
  5944. #define ETH_MACCR_IFG_80Bit ((uint32_t)0x00040000) /* Minimum IFG between frames during transmission is 80Bit */
  5945. #define ETH_MACCR_IFG_72Bit ((uint32_t)0x00060000) /* Minimum IFG between frames during transmission is 72Bit */
  5946. #define ETH_MACCR_IFG_64Bit ((uint32_t)0x00080000) /* Minimum IFG between frames during transmission is 64Bit */
  5947. #define ETH_MACCR_IFG_56Bit ((uint32_t)0x000A0000) /* Minimum IFG between frames during transmission is 56Bit */
  5948. #define ETH_MACCR_IFG_48Bit ((uint32_t)0x000C0000) /* Minimum IFG between frames during transmission is 48Bit */
  5949. #define ETH_MACCR_IFG_40Bit ((uint32_t)0x000E0000) /* Minimum IFG between frames during transmission is 40Bit */
  5950. #define ETH_MACCR_CSD ((uint32_t)0x00010000) /* Carrier sense disable (during transmission) */
  5951. #define ETH_MACCR_FES ((uint32_t)0x00004000) /* Fast ethernet speed */
  5952. #define ETH_MACCR_ROD ((uint32_t)0x00002000) /* Receive own disable */
  5953. #define ETH_MACCR_LM ((uint32_t)0x00001000) /* loopback mode */
  5954. #define ETH_MACCR_DM ((uint32_t)0x00000800) /* Duplex mode */
  5955. #define ETH_MACCR_IPCO ((uint32_t)0x00000400) /* IP Checksum offload */
  5956. #define ETH_MACCR_RD ((uint32_t)0x00000200) /* Retry disable */
  5957. #define ETH_MACCR_APCS ((uint32_t)0x00000080) /* Automatic Pad/CRC stripping */
  5958. #define ETH_MACCR_BL ((uint32_t)0x00000060) /* Back-off limit: random integer number (r) of slot time delays before rescheduling
  5959. a transmission attempt during retries after a collision: 0 =< r <2^k */
  5960. #define ETH_MACCR_BL_10 ((uint32_t)0x00000000) /* k = min (n, 10) */
  5961. #define ETH_MACCR_BL_8 ((uint32_t)0x00000020) /* k = min (n, 8) */
  5962. #define ETH_MACCR_BL_4 ((uint32_t)0x00000040) /* k = min (n, 4) */
  5963. #define ETH_MACCR_BL_1 ((uint32_t)0x00000060) /* k = min (n, 1) */
  5964. #define ETH_MACCR_DC ((uint32_t)0x00000010) /* Defferal check */
  5965. #define ETH_MACCR_TE ((uint32_t)0x00000008) /* Transmitter enable */
  5966. #define ETH_MACCR_RE ((uint32_t)0x00000004) /* Receiver enable */
  5967. /* Bit definition for Ethernet MAC Frame Filter Register */
  5968. #define ETH_MACFFR_RA ((uint32_t)0x80000000) /* Receive all */
  5969. #define ETH_MACFFR_HPF ((uint32_t)0x00000400) /* Hash or perfect filter */
  5970. #define ETH_MACFFR_SAF ((uint32_t)0x00000200) /* Source address filter enable */
  5971. #define ETH_MACFFR_SAIF ((uint32_t)0x00000100) /* SA inverse filtering */
  5972. #define ETH_MACFFR_PCF ((uint32_t)0x000000C0) /* Pass control frames: 3 cases */
  5973. #define ETH_MACFFR_PCF_BlockAll ((uint32_t)0x00000040) /* MAC filters all control frames from reaching the application */
  5974. #define ETH_MACFFR_PCF_ForwardAll ((uint32_t)0x00000080) /* MAC forwards all control frames to application even if they fail the Address Filter */
  5975. #define ETH_MACFFR_PCF_ForwardPassedAddrFilter ((uint32_t)0x000000C0) /* MAC forwards control frames that pass the Address Filter. */
  5976. #define ETH_MACFFR_BFD ((uint32_t)0x00000020) /* Broadcast frame disable */
  5977. #define ETH_MACFFR_PAM ((uint32_t)0x00000010) /* Pass all mutlicast */
  5978. #define ETH_MACFFR_DAIF ((uint32_t)0x00000008) /* DA Inverse filtering */
  5979. #define ETH_MACFFR_HM ((uint32_t)0x00000004) /* Hash multicast */
  5980. #define ETH_MACFFR_HU ((uint32_t)0x00000002) /* Hash unicast */
  5981. #define ETH_MACFFR_PM ((uint32_t)0x00000001) /* Promiscuous mode */
  5982. /* Bit definition for Ethernet MAC Hash Table High Register */
  5983. #define ETH_MACHTHR_HTH ((uint32_t)0xFFFFFFFF) /* Hash table high */
  5984. /* Bit definition for Ethernet MAC Hash Table Low Register */
  5985. #define ETH_MACHTLR_HTL ((uint32_t)0xFFFFFFFF) /* Hash table low */
  5986. /* Bit definition for Ethernet MAC MII Address Register */
  5987. #define ETH_MACMIIAR_PA ((uint32_t)0x0000F800) /* Physical layer address */
  5988. #define ETH_MACMIIAR_MR ((uint32_t)0x000007C0) /* MII register in the selected PHY */
  5989. #define ETH_MACMIIAR_CR ((uint32_t)0x0000001C) /* CR clock range: 6 cases */
  5990. #define ETH_MACMIIAR_CR_Div42 ((uint32_t)0x00000000) /* HCLK:60-100 MHz; MDC clock= HCLK/42 */
  5991. #define ETH_MACMIIAR_CR_Div62 ((uint32_t)0x00000004) /* HCLK:100-150 MHz; MDC clock= HCLK/62 */
  5992. #define ETH_MACMIIAR_CR_Div16 ((uint32_t)0x00000008) /* HCLK:20-35 MHz; MDC clock= HCLK/16 */
  5993. #define ETH_MACMIIAR_CR_Div26 ((uint32_t)0x0000000C) /* HCLK:35-60 MHz; MDC clock= HCLK/26 */
  5994. #define ETH_MACMIIAR_CR_Div102 ((uint32_t)0x00000010) /* HCLK:150-168 MHz; MDC clock= HCLK/102 */
  5995. #define ETH_MACMIIAR_MW ((uint32_t)0x00000002) /* MII write */
  5996. #define ETH_MACMIIAR_MB ((uint32_t)0x00000001) /* MII busy */
  5997. /* Bit definition for Ethernet MAC MII Data Register */
  5998. #define ETH_MACMIIDR_MD ((uint32_t)0x0000FFFF) /* MII data: read/write data from/to PHY */
  5999. /* Bit definition for Ethernet MAC Flow Control Register */
  6000. #define ETH_MACFCR_PT ((uint32_t)0xFFFF0000) /* Pause time */
  6001. #define ETH_MACFCR_ZQPD ((uint32_t)0x00000080) /* Zero-quanta pause disable */
  6002. #define ETH_MACFCR_PLT ((uint32_t)0x00000030) /* Pause low threshold: 4 cases */
  6003. #define ETH_MACFCR_PLT_Minus4 ((uint32_t)0x00000000) /* Pause time minus 4 slot times */
  6004. #define ETH_MACFCR_PLT_Minus28 ((uint32_t)0x00000010) /* Pause time minus 28 slot times */
  6005. #define ETH_MACFCR_PLT_Minus144 ((uint32_t)0x00000020) /* Pause time minus 144 slot times */
  6006. #define ETH_MACFCR_PLT_Minus256 ((uint32_t)0x00000030) /* Pause time minus 256 slot times */
  6007. #define ETH_MACFCR_UPFD ((uint32_t)0x00000008) /* Unicast pause frame detect */
  6008. #define ETH_MACFCR_RFCE ((uint32_t)0x00000004) /* Receive flow control enable */
  6009. #define ETH_MACFCR_TFCE ((uint32_t)0x00000002) /* Transmit flow control enable */
  6010. #define ETH_MACFCR_FCBBPA ((uint32_t)0x00000001) /* Flow control busy/backpressure activate */
  6011. /* Bit definition for Ethernet MAC VLAN Tag Register */
  6012. #define ETH_MACVLANTR_VLANTC ((uint32_t)0x00010000) /* 12-bit VLAN tag comparison */
  6013. #define ETH_MACVLANTR_VLANTI ((uint32_t)0x0000FFFF) /* VLAN tag identifier (for receive frames) */
  6014. /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */
  6015. #define ETH_MACRWUFFR_D ((uint32_t)0xFFFFFFFF) /* Wake-up frame filter register data */
  6016. /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers.
  6017. Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */
  6018. /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask
  6019. Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask
  6020. Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask
  6021. Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask
  6022. Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command -
  6023. RSVD - Filter1 Command - RSVD - Filter0 Command
  6024. Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset
  6025. Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16
  6026. Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */
  6027. /* Bit definition for Ethernet MAC PMT Control and Status Register */
  6028. #define ETH_MACPMTCSR_WFFRPR ((uint32_t)0x80000000) /* Wake-Up Frame Filter Register Pointer Reset */
  6029. #define ETH_MACPMTCSR_GU ((uint32_t)0x00000200) /* Global Unicast */
  6030. #define ETH_MACPMTCSR_WFR ((uint32_t)0x00000040) /* Wake-Up Frame Received */
  6031. #define ETH_MACPMTCSR_MPR ((uint32_t)0x00000020) /* Magic Packet Received */
  6032. #define ETH_MACPMTCSR_WFE ((uint32_t)0x00000004) /* Wake-Up Frame Enable */
  6033. #define ETH_MACPMTCSR_MPE ((uint32_t)0x00000002) /* Magic Packet Enable */
  6034. #define ETH_MACPMTCSR_PD ((uint32_t)0x00000001) /* Power Down */
  6035. /* Bit definition for Ethernet MAC Status Register */
  6036. #define ETH_MACSR_TSTS ((uint32_t)0x00000200) /* Time stamp trigger status */
  6037. #define ETH_MACSR_MMCTS ((uint32_t)0x00000040) /* MMC transmit status */
  6038. #define ETH_MACSR_MMMCRS ((uint32_t)0x00000020) /* MMC receive status */
  6039. #define ETH_MACSR_MMCS ((uint32_t)0x00000010) /* MMC status */
  6040. #define ETH_MACSR_PMTS ((uint32_t)0x00000008) /* PMT status */
  6041. /* Bit definition for Ethernet MAC Interrupt Mask Register */
  6042. #define ETH_MACIMR_TSTIM ((uint32_t)0x00000200) /* Time stamp trigger interrupt mask */
  6043. #define ETH_MACIMR_PMTIM ((uint32_t)0x00000008) /* PMT interrupt mask */
  6044. /* Bit definition for Ethernet MAC Address0 High Register */
  6045. #define ETH_MACA0HR_MACA0H ((uint32_t)0x0000FFFF) /* MAC address0 high */
  6046. /* Bit definition for Ethernet MAC Address0 Low Register */
  6047. #define ETH_MACA0LR_MACA0L ((uint32_t)0xFFFFFFFF) /* MAC address0 low */
  6048. /* Bit definition for Ethernet MAC Address1 High Register */
  6049. #define ETH_MACA1HR_AE ((uint32_t)0x80000000) /* Address enable */
  6050. #define ETH_MACA1HR_SA ((uint32_t)0x40000000) /* Source address */
  6051. #define ETH_MACA1HR_MBC ((uint32_t)0x3F000000) /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
  6052. #define ETH_MACA1HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
  6053. #define ETH_MACA1HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
  6054. #define ETH_MACA1HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
  6055. #define ETH_MACA1HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
  6056. #define ETH_MACA1HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
  6057. #define ETH_MACA1HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [7:0] */
  6058. #define ETH_MACA1HR_MACA1H ((uint32_t)0x0000FFFF) /* MAC address1 high */
  6059. /* Bit definition for Ethernet MAC Address1 Low Register */
  6060. #define ETH_MACA1LR_MACA1L ((uint32_t)0xFFFFFFFF) /* MAC address1 low */
  6061. /* Bit definition for Ethernet MAC Address2 High Register */
  6062. #define ETH_MACA2HR_AE ((uint32_t)0x80000000) /* Address enable */
  6063. #define ETH_MACA2HR_SA ((uint32_t)0x40000000) /* Source address */
  6064. #define ETH_MACA2HR_MBC ((uint32_t)0x3F000000) /* Mask byte control */
  6065. #define ETH_MACA2HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
  6066. #define ETH_MACA2HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
  6067. #define ETH_MACA2HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
  6068. #define ETH_MACA2HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
  6069. #define ETH_MACA2HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
  6070. #define ETH_MACA2HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [70] */
  6071. #define ETH_MACA2HR_MACA2H ((uint32_t)0x0000FFFF) /* MAC address1 high */
  6072. /* Bit definition for Ethernet MAC Address2 Low Register */
  6073. #define ETH_MACA2LR_MACA2L ((uint32_t)0xFFFFFFFF) /* MAC address2 low */
  6074. /* Bit definition for Ethernet MAC Address3 High Register */
  6075. #define ETH_MACA3HR_AE ((uint32_t)0x80000000) /* Address enable */
  6076. #define ETH_MACA3HR_SA ((uint32_t)0x40000000) /* Source address */
  6077. #define ETH_MACA3HR_MBC ((uint32_t)0x3F000000) /* Mask byte control */
  6078. #define ETH_MACA3HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */
  6079. #define ETH_MACA3HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */
  6080. #define ETH_MACA3HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */
  6081. #define ETH_MACA3HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */
  6082. #define ETH_MACA3HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */
  6083. #define ETH_MACA3HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [70] */
  6084. #define ETH_MACA3HR_MACA3H ((uint32_t)0x0000FFFF) /* MAC address3 high */
  6085. /* Bit definition for Ethernet MAC Address3 Low Register */
  6086. #define ETH_MACA3LR_MACA3L ((uint32_t)0xFFFFFFFF) /* MAC address3 low */
  6087. /******************************************************************************/
  6088. /* Ethernet MMC Registers bits definition */
  6089. /******************************************************************************/
  6090. /* Bit definition for Ethernet MMC Contol Register */
  6091. #define ETH_MMCCR_MCFHP ((uint32_t)0x00000020) /* MMC counter Full-Half preset */
  6092. #define ETH_MMCCR_MCP ((uint32_t)0x00000010) /* MMC counter preset */
  6093. #define ETH_MMCCR_MCF ((uint32_t)0x00000008) /* MMC Counter Freeze */
  6094. #define ETH_MMCCR_ROR ((uint32_t)0x00000004) /* Reset on Read */
  6095. #define ETH_MMCCR_CSR ((uint32_t)0x00000002) /* Counter Stop Rollover */
  6096. #define ETH_MMCCR_CR ((uint32_t)0x00000001) /* Counters Reset */
  6097. /* Bit definition for Ethernet MMC Receive Interrupt Register */
  6098. #define ETH_MMCRIR_RGUFS ((uint32_t)0x00020000) /* Set when Rx good unicast frames counter reaches half the maximum value */
  6099. #define ETH_MMCRIR_RFAES ((uint32_t)0x00000040) /* Set when Rx alignment error counter reaches half the maximum value */
  6100. #define ETH_MMCRIR_RFCES ((uint32_t)0x00000020) /* Set when Rx crc error counter reaches half the maximum value */
  6101. /* Bit definition for Ethernet MMC Transmit Interrupt Register */
  6102. #define ETH_MMCTIR_TGFS ((uint32_t)0x00200000) /* Set when Tx good frame count counter reaches half the maximum value */
  6103. #define ETH_MMCTIR_TGFMSCS ((uint32_t)0x00008000) /* Set when Tx good multi col counter reaches half the maximum value */
  6104. #define ETH_MMCTIR_TGFSCS ((uint32_t)0x00004000) /* Set when Tx good single col counter reaches half the maximum value */
  6105. /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */
  6106. #define ETH_MMCRIMR_RGUFM ((uint32_t)0x00020000) /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */
  6107. #define ETH_MMCRIMR_RFAEM ((uint32_t)0x00000040) /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */
  6108. #define ETH_MMCRIMR_RFCEM ((uint32_t)0x00000020) /* Mask the interrupt when Rx crc error counter reaches half the maximum value */
  6109. /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */
  6110. #define ETH_MMCTIMR_TGFM ((uint32_t)0x00200000) /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */
  6111. #define ETH_MMCTIMR_TGFMSCM ((uint32_t)0x00008000) /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */
  6112. #define ETH_MMCTIMR_TGFSCM ((uint32_t)0x00004000) /* Mask the interrupt when Tx good single col counter reaches half the maximum value */
  6113. /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */
  6114. #define ETH_MMCTGFSCCR_TGFSCC ((uint32_t)0xFFFFFFFF) /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */
  6115. /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */
  6116. #define ETH_MMCTGFMSCCR_TGFMSCC ((uint32_t)0xFFFFFFFF) /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */
  6117. /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */
  6118. #define ETH_MMCTGFCR_TGFC ((uint32_t)0xFFFFFFFF) /* Number of good frames transmitted. */
  6119. /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */
  6120. #define ETH_MMCRFCECR_RFCEC ((uint32_t)0xFFFFFFFF) /* Number of frames received with CRC error. */
  6121. /* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */
  6122. #define ETH_MMCRFAECR_RFAEC ((uint32_t)0xFFFFFFFF) /* Number of frames received with alignment (dribble) error */
  6123. /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */
  6124. #define ETH_MMCRGUFCR_RGUFC ((uint32_t)0xFFFFFFFF) /* Number of good unicast frames received. */
  6125. /******************************************************************************/
  6126. /* Ethernet PTP Registers bits definition */
  6127. /******************************************************************************/
  6128. /* Bit definition for Ethernet PTP Time Stamp Contol Register */
  6129. #define ETH_PTPTSCR_TSCNT ((uint32_t)0x00030000) /* Time stamp clock node type */
  6130. #define ETH_PTPTSSR_TSSMRME ((uint32_t)0x00008000) /* Time stamp snapshot for message relevant to master enable */
  6131. #define ETH_PTPTSSR_TSSEME ((uint32_t)0x00004000) /* Time stamp snapshot for event message enable */
  6132. #define ETH_PTPTSSR_TSSIPV4FE ((uint32_t)0x00002000) /* Time stamp snapshot for IPv4 frames enable */
  6133. #define ETH_PTPTSSR_TSSIPV6FE ((uint32_t)0x00001000) /* Time stamp snapshot for IPv6 frames enable */
  6134. #define ETH_PTPTSSR_TSSPTPOEFE ((uint32_t)0x00000800) /* Time stamp snapshot for PTP over ethernet frames enable */
  6135. #define ETH_PTPTSSR_TSPTPPSV2E ((uint32_t)0x00000400) /* Time stamp PTP packet snooping for version2 format enable */
  6136. #define ETH_PTPTSSR_TSSSR ((uint32_t)0x00000200) /* Time stamp Sub-seconds rollover */
  6137. #define ETH_PTPTSSR_TSSARFE ((uint32_t)0x00000100) /* Time stamp snapshot for all received frames enable */
  6138. #define ETH_PTPTSCR_TSARU ((uint32_t)0x00000020) /* Addend register update */
  6139. #define ETH_PTPTSCR_TSITE ((uint32_t)0x00000010) /* Time stamp interrupt trigger enable */
  6140. #define ETH_PTPTSCR_TSSTU ((uint32_t)0x00000008) /* Time stamp update */
  6141. #define ETH_PTPTSCR_TSSTI ((uint32_t)0x00000004) /* Time stamp initialize */
  6142. #define ETH_PTPTSCR_TSFCU ((uint32_t)0x00000002) /* Time stamp fine or coarse update */
  6143. #define ETH_PTPTSCR_TSE ((uint32_t)0x00000001) /* Time stamp enable */
  6144. /* Bit definition for Ethernet PTP Sub-Second Increment Register */
  6145. #define ETH_PTPSSIR_STSSI ((uint32_t)0x000000FF) /* System time Sub-second increment value */
  6146. /* Bit definition for Ethernet PTP Time Stamp High Register */
  6147. #define ETH_PTPTSHR_STS ((uint32_t)0xFFFFFFFF) /* System Time second */
  6148. /* Bit definition for Ethernet PTP Time Stamp Low Register */
  6149. #define ETH_PTPTSLR_STPNS ((uint32_t)0x80000000) /* System Time Positive or negative time */
  6150. #define ETH_PTPTSLR_STSS ((uint32_t)0x7FFFFFFF) /* System Time sub-seconds */
  6151. /* Bit definition for Ethernet PTP Time Stamp High Update Register */
  6152. #define ETH_PTPTSHUR_TSUS ((uint32_t)0xFFFFFFFF) /* Time stamp update seconds */
  6153. /* Bit definition for Ethernet PTP Time Stamp Low Update Register */
  6154. #define ETH_PTPTSLUR_TSUPNS ((uint32_t)0x80000000) /* Time stamp update Positive or negative time */
  6155. #define ETH_PTPTSLUR_TSUSS ((uint32_t)0x7FFFFFFF) /* Time stamp update sub-seconds */
  6156. /* Bit definition for Ethernet PTP Time Stamp Addend Register */
  6157. #define ETH_PTPTSAR_TSA ((uint32_t)0xFFFFFFFF) /* Time stamp addend */
  6158. /* Bit definition for Ethernet PTP Target Time High Register */
  6159. #define ETH_PTPTTHR_TTSH ((uint32_t)0xFFFFFFFF) /* Target time stamp high */
  6160. /* Bit definition for Ethernet PTP Target Time Low Register */
  6161. #define ETH_PTPTTLR_TTSL ((uint32_t)0xFFFFFFFF) /* Target time stamp low */
  6162. /* Bit definition for Ethernet PTP Time Stamp Status Register */
  6163. #define ETH_PTPTSSR_TSTTR ((uint32_t)0x00000020) /* Time stamp target time reached */
  6164. #define ETH_PTPTSSR_TSSO ((uint32_t)0x00000010) /* Time stamp seconds overflow */
  6165. /******************************************************************************/
  6166. /* Ethernet DMA Registers bits definition */
  6167. /******************************************************************************/
  6168. /* Bit definition for Ethernet DMA Bus Mode Register */
  6169. #define ETH_DMABMR_AAB ((uint32_t)0x02000000) /* Address-Aligned beats */
  6170. #define ETH_DMABMR_FPM ((uint32_t)0x01000000) /* 4xPBL mode */
  6171. #define ETH_DMABMR_USP ((uint32_t)0x00800000) /* Use separate PBL */
  6172. #define ETH_DMABMR_RDP ((uint32_t)0x007E0000) /* RxDMA PBL */
  6173. #define ETH_DMABMR_RDP_1Beat ((uint32_t)0x00020000) /* maximum number of beats to be transferred in one RxDMA transaction is 1 */
  6174. #define ETH_DMABMR_RDP_2Beat ((uint32_t)0x00040000) /* maximum number of beats to be transferred in one RxDMA transaction is 2 */
  6175. #define ETH_DMABMR_RDP_4Beat ((uint32_t)0x00080000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  6176. #define ETH_DMABMR_RDP_8Beat ((uint32_t)0x00100000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  6177. #define ETH_DMABMR_RDP_16Beat ((uint32_t)0x00200000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  6178. #define ETH_DMABMR_RDP_32Beat ((uint32_t)0x00400000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  6179. #define ETH_DMABMR_RDP_4xPBL_4Beat ((uint32_t)0x01020000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  6180. #define ETH_DMABMR_RDP_4xPBL_8Beat ((uint32_t)0x01040000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  6181. #define ETH_DMABMR_RDP_4xPBL_16Beat ((uint32_t)0x01080000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  6182. #define ETH_DMABMR_RDP_4xPBL_32Beat ((uint32_t)0x01100000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  6183. #define ETH_DMABMR_RDP_4xPBL_64Beat ((uint32_t)0x01200000) /* maximum number of beats to be transferred in one RxDMA transaction is 64 */
  6184. #define ETH_DMABMR_RDP_4xPBL_128Beat ((uint32_t)0x01400000) /* maximum number of beats to be transferred in one RxDMA transaction is 128 */
  6185. #define ETH_DMABMR_FB ((uint32_t)0x00010000) /* Fixed Burst */
  6186. #define ETH_DMABMR_RTPR ((uint32_t)0x0000C000) /* Rx Tx priority ratio */
  6187. #define ETH_DMABMR_RTPR_1_1 ((uint32_t)0x00000000) /* Rx Tx priority ratio */
  6188. #define ETH_DMABMR_RTPR_2_1 ((uint32_t)0x00004000) /* Rx Tx priority ratio */
  6189. #define ETH_DMABMR_RTPR_3_1 ((uint32_t)0x00008000) /* Rx Tx priority ratio */
  6190. #define ETH_DMABMR_RTPR_4_1 ((uint32_t)0x0000C000) /* Rx Tx priority ratio */
  6191. #define ETH_DMABMR_PBL ((uint32_t)0x00003F00) /* Programmable burst length */
  6192. #define ETH_DMABMR_PBL_1Beat ((uint32_t)0x00000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
  6193. #define ETH_DMABMR_PBL_2Beat ((uint32_t)0x00000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
  6194. #define ETH_DMABMR_PBL_4Beat ((uint32_t)0x00000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  6195. #define ETH_DMABMR_PBL_8Beat ((uint32_t)0x00000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  6196. #define ETH_DMABMR_PBL_16Beat ((uint32_t)0x00001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  6197. #define ETH_DMABMR_PBL_32Beat ((uint32_t)0x00002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  6198. #define ETH_DMABMR_PBL_4xPBL_4Beat ((uint32_t)0x01000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  6199. #define ETH_DMABMR_PBL_4xPBL_8Beat ((uint32_t)0x01000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  6200. #define ETH_DMABMR_PBL_4xPBL_16Beat ((uint32_t)0x01000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  6201. #define ETH_DMABMR_PBL_4xPBL_32Beat ((uint32_t)0x01000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  6202. #define ETH_DMABMR_PBL_4xPBL_64Beat ((uint32_t)0x01001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
  6203. #define ETH_DMABMR_PBL_4xPBL_128Beat ((uint32_t)0x01002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
  6204. #define ETH_DMABMR_EDE ((uint32_t)0x00000080) /* Enhanced Descriptor Enable */
  6205. #define ETH_DMABMR_DSL ((uint32_t)0x0000007C) /* Descriptor Skip Length */
  6206. #define ETH_DMABMR_DA ((uint32_t)0x00000002) /* DMA arbitration scheme */
  6207. #define ETH_DMABMR_SR ((uint32_t)0x00000001) /* Software reset */
  6208. /* Bit definition for Ethernet DMA Transmit Poll Demand Register */
  6209. #define ETH_DMATPDR_TPD ((uint32_t)0xFFFFFFFF) /* Transmit poll demand */
  6210. /* Bit definition for Ethernet DMA Receive Poll Demand Register */
  6211. #define ETH_DMARPDR_RPD ((uint32_t)0xFFFFFFFF) /* Receive poll demand */
  6212. /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */
  6213. #define ETH_DMARDLAR_SRL ((uint32_t)0xFFFFFFFF) /* Start of receive list */
  6214. /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */
  6215. #define ETH_DMATDLAR_STL ((uint32_t)0xFFFFFFFF) /* Start of transmit list */
  6216. /* Bit definition for Ethernet DMA Status Register */
  6217. #define ETH_DMASR_TSTS ((uint32_t)0x20000000) /* Time-stamp trigger status */
  6218. #define ETH_DMASR_PMTS ((uint32_t)0x10000000) /* PMT status */
  6219. #define ETH_DMASR_MMCS ((uint32_t)0x08000000) /* MMC status */
  6220. #define ETH_DMASR_EBS ((uint32_t)0x03800000) /* Error bits status */
  6221. /* combination with EBS[2:0] for GetFlagStatus function */
  6222. #define ETH_DMASR_EBS_DescAccess ((uint32_t)0x02000000) /* Error bits 0-data buffer, 1-desc. access */
  6223. #define ETH_DMASR_EBS_ReadTransf ((uint32_t)0x01000000) /* Error bits 0-write trnsf, 1-read transfr */
  6224. #define ETH_DMASR_EBS_DataTransfTx ((uint32_t)0x00800000) /* Error bits 0-Rx DMA, 1-Tx DMA */
  6225. #define ETH_DMASR_TPS ((uint32_t)0x00700000) /* Transmit process state */
  6226. #define ETH_DMASR_TPS_Stopped ((uint32_t)0x00000000) /* Stopped - Reset or Stop Tx Command issued */
  6227. #define ETH_DMASR_TPS_Fetching ((uint32_t)0x00100000) /* Running - fetching the Tx descriptor */
  6228. #define ETH_DMASR_TPS_Waiting ((uint32_t)0x00200000) /* Running - waiting for status */
  6229. #define ETH_DMASR_TPS_Reading ((uint32_t)0x00300000) /* Running - reading the data from host memory */
  6230. #define ETH_DMASR_TPS_Suspended ((uint32_t)0x00600000) /* Suspended - Tx Descriptor unavailabe */
  6231. #define ETH_DMASR_TPS_Closing ((uint32_t)0x00700000) /* Running - closing Rx descriptor */
  6232. #define ETH_DMASR_RPS ((uint32_t)0x000E0000) /* Receive process state */
  6233. #define ETH_DMASR_RPS_Stopped ((uint32_t)0x00000000) /* Stopped - Reset or Stop Rx Command issued */
  6234. #define ETH_DMASR_RPS_Fetching ((uint32_t)0x00020000) /* Running - fetching the Rx descriptor */
  6235. #define ETH_DMASR_RPS_Waiting ((uint32_t)0x00060000) /* Running - waiting for packet */
  6236. #define ETH_DMASR_RPS_Suspended ((uint32_t)0x00080000) /* Suspended - Rx Descriptor unavailable */
  6237. #define ETH_DMASR_RPS_Closing ((uint32_t)0x000A0000) /* Running - closing descriptor */
  6238. #define ETH_DMASR_RPS_Queuing ((uint32_t)0x000E0000) /* Running - queuing the recieve frame into host memory */
  6239. #define ETH_DMASR_NIS ((uint32_t)0x00010000) /* Normal interrupt summary */
  6240. #define ETH_DMASR_AIS ((uint32_t)0x00008000) /* Abnormal interrupt summary */
  6241. #define ETH_DMASR_ERS ((uint32_t)0x00004000) /* Early receive status */
  6242. #define ETH_DMASR_FBES ((uint32_t)0x00002000) /* Fatal bus error status */
  6243. #define ETH_DMASR_ETS ((uint32_t)0x00000400) /* Early transmit status */
  6244. #define ETH_DMASR_RWTS ((uint32_t)0x00000200) /* Receive watchdog timeout status */
  6245. #define ETH_DMASR_RPSS ((uint32_t)0x00000100) /* Receive process stopped status */
  6246. #define ETH_DMASR_RBUS ((uint32_t)0x00000080) /* Receive buffer unavailable status */
  6247. #define ETH_DMASR_RS ((uint32_t)0x00000040) /* Receive status */
  6248. #define ETH_DMASR_TUS ((uint32_t)0x00000020) /* Transmit underflow status */
  6249. #define ETH_DMASR_ROS ((uint32_t)0x00000010) /* Receive overflow status */
  6250. #define ETH_DMASR_TJTS ((uint32_t)0x00000008) /* Transmit jabber timeout status */
  6251. #define ETH_DMASR_TBUS ((uint32_t)0x00000004) /* Transmit buffer unavailable status */
  6252. #define ETH_DMASR_TPSS ((uint32_t)0x00000002) /* Transmit process stopped status */
  6253. #define ETH_DMASR_TS ((uint32_t)0x00000001) /* Transmit status */
  6254. /* Bit definition for Ethernet DMA Operation Mode Register */
  6255. #define ETH_DMAOMR_DTCEFD ((uint32_t)0x04000000) /* Disable Dropping of TCP/IP checksum error frames */
  6256. #define ETH_DMAOMR_RSF ((uint32_t)0x02000000) /* Receive store and forward */
  6257. #define ETH_DMAOMR_DFRF ((uint32_t)0x01000000) /* Disable flushing of received frames */
  6258. #define ETH_DMAOMR_TSF ((uint32_t)0x00200000) /* Transmit store and forward */
  6259. #define ETH_DMAOMR_FTF ((uint32_t)0x00100000) /* Flush transmit FIFO */
  6260. #define ETH_DMAOMR_TTC ((uint32_t)0x0001C000) /* Transmit threshold control */
  6261. #define ETH_DMAOMR_TTC_64Bytes ((uint32_t)0x00000000) /* threshold level of the MTL Transmit FIFO is 64 Bytes */
  6262. #define ETH_DMAOMR_TTC_128Bytes ((uint32_t)0x00004000) /* threshold level of the MTL Transmit FIFO is 128 Bytes */
  6263. #define ETH_DMAOMR_TTC_192Bytes ((uint32_t)0x00008000) /* threshold level of the MTL Transmit FIFO is 192 Bytes */
  6264. #define ETH_DMAOMR_TTC_256Bytes ((uint32_t)0x0000C000) /* threshold level of the MTL Transmit FIFO is 256 Bytes */
  6265. #define ETH_DMAOMR_TTC_40Bytes ((uint32_t)0x00010000) /* threshold level of the MTL Transmit FIFO is 40 Bytes */
  6266. #define ETH_DMAOMR_TTC_32Bytes ((uint32_t)0x00014000) /* threshold level of the MTL Transmit FIFO is 32 Bytes */
  6267. #define ETH_DMAOMR_TTC_24Bytes ((uint32_t)0x00018000) /* threshold level of the MTL Transmit FIFO is 24 Bytes */
  6268. #define ETH_DMAOMR_TTC_16Bytes ((uint32_t)0x0001C000) /* threshold level of the MTL Transmit FIFO is 16 Bytes */
  6269. #define ETH_DMAOMR_ST ((uint32_t)0x00002000) /* Start/stop transmission command */
  6270. #define ETH_DMAOMR_FEF ((uint32_t)0x00000080) /* Forward error frames */
  6271. #define ETH_DMAOMR_FUGF ((uint32_t)0x00000040) /* Forward undersized good frames */
  6272. #define ETH_DMAOMR_RTC ((uint32_t)0x00000018) /* receive threshold control */
  6273. #define ETH_DMAOMR_RTC_64Bytes ((uint32_t)0x00000000) /* threshold level of the MTL Receive FIFO is 64 Bytes */
  6274. #define ETH_DMAOMR_RTC_32Bytes ((uint32_t)0x00000008) /* threshold level of the MTL Receive FIFO is 32 Bytes */
  6275. #define ETH_DMAOMR_RTC_96Bytes ((uint32_t)0x00000010) /* threshold level of the MTL Receive FIFO is 96 Bytes */
  6276. #define ETH_DMAOMR_RTC_128Bytes ((uint32_t)0x00000018) /* threshold level of the MTL Receive FIFO is 128 Bytes */
  6277. #define ETH_DMAOMR_OSF ((uint32_t)0x00000004) /* operate on second frame */
  6278. #define ETH_DMAOMR_SR ((uint32_t)0x00000002) /* Start/stop receive */
  6279. /* Bit definition for Ethernet DMA Interrupt Enable Register */
  6280. #define ETH_DMAIER_NISE ((uint32_t)0x00010000) /* Normal interrupt summary enable */
  6281. #define ETH_DMAIER_AISE ((uint32_t)0x00008000) /* Abnormal interrupt summary enable */
  6282. #define ETH_DMAIER_ERIE ((uint32_t)0x00004000) /* Early receive interrupt enable */
  6283. #define ETH_DMAIER_FBEIE ((uint32_t)0x00002000) /* Fatal bus error interrupt enable */
  6284. #define ETH_DMAIER_ETIE ((uint32_t)0x00000400) /* Early transmit interrupt enable */
  6285. #define ETH_DMAIER_RWTIE ((uint32_t)0x00000200) /* Receive watchdog timeout interrupt enable */
  6286. #define ETH_DMAIER_RPSIE ((uint32_t)0x00000100) /* Receive process stopped interrupt enable */
  6287. #define ETH_DMAIER_RBUIE ((uint32_t)0x00000080) /* Receive buffer unavailable interrupt enable */
  6288. #define ETH_DMAIER_RIE ((uint32_t)0x00000040) /* Receive interrupt enable */
  6289. #define ETH_DMAIER_TUIE ((uint32_t)0x00000020) /* Transmit Underflow interrupt enable */
  6290. #define ETH_DMAIER_ROIE ((uint32_t)0x00000010) /* Receive Overflow interrupt enable */
  6291. #define ETH_DMAIER_TJTIE ((uint32_t)0x00000008) /* Transmit jabber timeout interrupt enable */
  6292. #define ETH_DMAIER_TBUIE ((uint32_t)0x00000004) /* Transmit buffer unavailable interrupt enable */
  6293. #define ETH_DMAIER_TPSIE ((uint32_t)0x00000002) /* Transmit process stopped interrupt enable */
  6294. #define ETH_DMAIER_TIE ((uint32_t)0x00000001) /* Transmit interrupt enable */
  6295. /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */
  6296. #define ETH_DMAMFBOCR_OFOC ((uint32_t)0x10000000) /* Overflow bit for FIFO overflow counter */
  6297. #define ETH_DMAMFBOCR_MFA ((uint32_t)0x0FFE0000) /* Number of frames missed by the application */
  6298. #define ETH_DMAMFBOCR_OMFC ((uint32_t)0x00010000) /* Overflow bit for missed frame counter */
  6299. #define ETH_DMAMFBOCR_MFC ((uint32_t)0x0000FFFF) /* Number of frames missed by the controller */
  6300. /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */
  6301. #define ETH_DMACHTDR_HTDAP ((uint32_t)0xFFFFFFFF) /* Host transmit descriptor address pointer */
  6302. /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */
  6303. #define ETH_DMACHRDR_HRDAP ((uint32_t)0xFFFFFFFF) /* Host receive descriptor address pointer */
  6304. /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */
  6305. #define ETH_DMACHTBAR_HTBAP ((uint32_t)0xFFFFFFFF) /* Host transmit buffer address pointer */
  6306. /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */
  6307. #define ETH_DMACHRBAR_HRBAP ((uint32_t)0xFFFFFFFF) /* Host receive buffer address pointer */
  6308. /******************************************************************************/
  6309. /* */
  6310. /* USB_OTG */
  6311. /* */
  6312. /******************************************************************************/
  6313. /******************** Bit definition forUSB_OTG_GOTGCTL register ********************/
  6314. #define USB_OTG_GOTGCTL_SRQSCS ((uint32_t)0x00000001) /*!< Session request success */
  6315. #define USB_OTG_GOTGCTL_SRQ ((uint32_t)0x00000002) /*!< Session request */
  6316. #define USB_OTG_GOTGCTL_HNGSCS ((uint32_t)0x00000100) /*!< Host negotiation success */
  6317. #define USB_OTG_GOTGCTL_HNPRQ ((uint32_t)0x00000200) /*!< HNP request */
  6318. #define USB_OTG_GOTGCTL_HSHNPEN ((uint32_t)0x00000400) /*!< Host set HNP enable */
  6319. #define USB_OTG_GOTGCTL_DHNPEN ((uint32_t)0x00000800) /*!< Device HNP enabled */
  6320. #define USB_OTG_GOTGCTL_CIDSTS ((uint32_t)0x00010000) /*!< Connector ID status */
  6321. #define USB_OTG_GOTGCTL_DBCT ((uint32_t)0x00020000) /*!< Long/short debounce time */
  6322. #define USB_OTG_GOTGCTL_ASVLD ((uint32_t)0x00040000) /*!< A-session valid */
  6323. #define USB_OTG_GOTGCTL_BSVLD ((uint32_t)0x00080000) /*!< B-session valid */
  6324. /******************** Bit definition forUSB_OTG_HCFG register ********************/
  6325. #define USB_OTG_HCFG_FSLSPCS ((uint32_t)0x00000003) /*!< FS/LS PHY clock select */
  6326. #define USB_OTG_HCFG_FSLSPCS_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  6327. #define USB_OTG_HCFG_FSLSPCS_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  6328. #define USB_OTG_HCFG_FSLSS ((uint32_t)0x00000004) /*!< FS- and LS-only support */
  6329. /******************** Bit definition forUSB_OTG_DCFG register ********************/
  6330. #define USB_OTG_DCFG_DSPD ((uint32_t)0x00000003) /*!< Device speed */
  6331. #define USB_OTG_DCFG_DSPD_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  6332. #define USB_OTG_DCFG_DSPD_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  6333. #define USB_OTG_DCFG_NZLSOHSK ((uint32_t)0x00000004) /*!< Nonzero-length status OUT handshake */
  6334. #define USB_OTG_DCFG_DAD ((uint32_t)0x000007F0) /*!< Device address */
  6335. #define USB_OTG_DCFG_DAD_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  6336. #define USB_OTG_DCFG_DAD_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  6337. #define USB_OTG_DCFG_DAD_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  6338. #define USB_OTG_DCFG_DAD_3 ((uint32_t)0x00000080) /*!<Bit 3 */
  6339. #define USB_OTG_DCFG_DAD_4 ((uint32_t)0x00000100) /*!<Bit 4 */
  6340. #define USB_OTG_DCFG_DAD_5 ((uint32_t)0x00000200) /*!<Bit 5 */
  6341. #define USB_OTG_DCFG_DAD_6 ((uint32_t)0x00000400) /*!<Bit 6 */
  6342. #define USB_OTG_DCFG_PFIVL ((uint32_t)0x00001800) /*!< Periodic (micro)frame interval */
  6343. #define USB_OTG_DCFG_PFIVL_0 ((uint32_t)0x00000800) /*!<Bit 0 */
  6344. #define USB_OTG_DCFG_PFIVL_1 ((uint32_t)0x00001000) /*!<Bit 1 */
  6345. #define USB_OTG_DCFG_PERSCHIVL ((uint32_t)0x03000000) /*!< Periodic scheduling interval */
  6346. #define USB_OTG_DCFG_PERSCHIVL_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  6347. #define USB_OTG_DCFG_PERSCHIVL_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  6348. /******************** Bit definition forUSB_OTG_PCGCR register ********************/
  6349. #define USB_OTG_PCGCR_STPPCLK ((uint32_t)0x00000001) /*!< Stop PHY clock */
  6350. #define USB_OTG_PCGCR_GATEHCLK ((uint32_t)0x00000002) /*!< Gate HCLK */
  6351. #define USB_OTG_PCGCR_PHYSUSP ((uint32_t)0x00000010) /*!< PHY suspended */
  6352. /******************** Bit definition forUSB_OTG_GOTGINT register ********************/
  6353. #define USB_OTG_GOTGINT_SEDET ((uint32_t)0x00000004) /*!< Session end detected */
  6354. #define USB_OTG_GOTGINT_SRSSCHG ((uint32_t)0x00000100) /*!< Session request success status change */
  6355. #define USB_OTG_GOTGINT_HNSSCHG ((uint32_t)0x00000200) /*!< Host negotiation success status change */
  6356. #define USB_OTG_GOTGINT_HNGDET ((uint32_t)0x00020000) /*!< Host negotiation detected */
  6357. #define USB_OTG_GOTGINT_ADTOCHG ((uint32_t)0x00040000) /*!< A-device timeout change */
  6358. #define USB_OTG_GOTGINT_DBCDNE ((uint32_t)0x00080000) /*!< Debounce done */
  6359. /******************** Bit definition forUSB_OTG_DCTL register ********************/
  6360. #define USB_OTG_DCTL_RWUSIG ((uint32_t)0x00000001) /*!< Remote wakeup signaling */
  6361. #define USB_OTG_DCTL_SDIS ((uint32_t)0x00000002) /*!< Soft disconnect */
  6362. #define USB_OTG_DCTL_GINSTS ((uint32_t)0x00000004) /*!< Global IN NAK status */
  6363. #define USB_OTG_DCTL_GONSTS ((uint32_t)0x00000008) /*!< Global OUT NAK status */
  6364. #define USB_OTG_DCTL_TCTL ((uint32_t)0x00000070) /*!< Test control */
  6365. #define USB_OTG_DCTL_TCTL_0 ((uint32_t)0x00000010) /*!<Bit 0 */
  6366. #define USB_OTG_DCTL_TCTL_1 ((uint32_t)0x00000020) /*!<Bit 1 */
  6367. #define USB_OTG_DCTL_TCTL_2 ((uint32_t)0x00000040) /*!<Bit 2 */
  6368. #define USB_OTG_DCTL_SGINAK ((uint32_t)0x00000080) /*!< Set global IN NAK */
  6369. #define USB_OTG_DCTL_CGINAK ((uint32_t)0x00000100) /*!< Clear global IN NAK */
  6370. #define USB_OTG_DCTL_SGONAK ((uint32_t)0x00000200) /*!< Set global OUT NAK */
  6371. #define USB_OTG_DCTL_CGONAK ((uint32_t)0x00000400) /*!< Clear global OUT NAK */
  6372. #define USB_OTG_DCTL_POPRGDNE ((uint32_t)0x00000800) /*!< Power-on programming done */
  6373. /******************** Bit definition forUSB_OTG_HFIR register ********************/
  6374. #define USB_OTG_HFIR_FRIVL ((uint32_t)0x0000FFFF) /*!< Frame interval */
  6375. /******************** Bit definition forUSB_OTG_HFNUM register ********************/
  6376. #define USB_OTG_HFNUM_FRNUM ((uint32_t)0x0000FFFF) /*!< Frame number */
  6377. #define USB_OTG_HFNUM_FTREM ((uint32_t)0xFFFF0000) /*!< Frame time remaining */
  6378. /******************** Bit definition forUSB_OTG_DSTS register ********************/
  6379. #define USB_OTG_DSTS_SUSPSTS ((uint32_t)0x00000001) /*!< Suspend status */
  6380. #define USB_OTG_DSTS_ENUMSPD ((uint32_t)0x00000006) /*!< Enumerated speed */
  6381. #define USB_OTG_DSTS_ENUMSPD_0 ((uint32_t)0x00000002) /*!<Bit 0 */
  6382. #define USB_OTG_DSTS_ENUMSPD_1 ((uint32_t)0x00000004) /*!<Bit 1 */
  6383. #define USB_OTG_DSTS_EERR ((uint32_t)0x00000008) /*!< Erratic error */
  6384. #define USB_OTG_DSTS_FNSOF ((uint32_t)0x003FFF00) /*!< Frame number of the received SOF */
  6385. /******************** Bit definition forUSB_OTG_GAHBCFG register ********************/
  6386. #define USB_OTG_GAHBCFG_GINT ((uint32_t)0x00000001) /*!< Global interrupt mask */
  6387. #define USB_OTG_GAHBCFG_HBSTLEN ((uint32_t)0x0000001E) /*!< Burst length/type */
  6388. #define USB_OTG_GAHBCFG_HBSTLEN_0 ((uint32_t)0x00000002) /*!<Bit 0 */
  6389. #define USB_OTG_GAHBCFG_HBSTLEN_1 ((uint32_t)0x00000004) /*!<Bit 1 */
  6390. #define USB_OTG_GAHBCFG_HBSTLEN_2 ((uint32_t)0x00000008) /*!<Bit 2 */
  6391. #define USB_OTG_GAHBCFG_HBSTLEN_3 ((uint32_t)0x00000010) /*!<Bit 3 */
  6392. #define USB_OTG_GAHBCFG_DMAEN ((uint32_t)0x00000020) /*!< DMA enable */
  6393. #define USB_OTG_GAHBCFG_TXFELVL ((uint32_t)0x00000080) /*!< TxFIFO empty level */
  6394. #define USB_OTG_GAHBCFG_PTXFELVL ((uint32_t)0x00000100) /*!< Periodic TxFIFO empty level */
  6395. /******************** Bit definition forUSB_OTG_GUSBCFG register ********************/
  6396. #define USB_OTG_GUSBCFG_TOCAL ((uint32_t)0x00000007) /*!< FS timeout calibration */
  6397. #define USB_OTG_GUSBCFG_TOCAL_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  6398. #define USB_OTG_GUSBCFG_TOCAL_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  6399. #define USB_OTG_GUSBCFG_TOCAL_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  6400. #define USB_OTG_GUSBCFG_PHYSEL ((uint32_t)0x00000040) /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
  6401. #define USB_OTG_GUSBCFG_SRPCAP ((uint32_t)0x00000100) /*!< SRP-capable */
  6402. #define USB_OTG_GUSBCFG_HNPCAP ((uint32_t)0x00000200) /*!< HNP-capable */
  6403. #define USB_OTG_GUSBCFG_TRDT ((uint32_t)0x00003C00) /*!< USB turnaround time */
  6404. #define USB_OTG_GUSBCFG_TRDT_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  6405. #define USB_OTG_GUSBCFG_TRDT_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  6406. #define USB_OTG_GUSBCFG_TRDT_2 ((uint32_t)0x00001000) /*!<Bit 2 */
  6407. #define USB_OTG_GUSBCFG_TRDT_3 ((uint32_t)0x00002000) /*!<Bit 3 */
  6408. #define USB_OTG_GUSBCFG_PHYLPCS ((uint32_t)0x00008000) /*!< PHY Low-power clock select */
  6409. #define USB_OTG_GUSBCFG_ULPIFSLS ((uint32_t)0x00020000) /*!< ULPI FS/LS select */
  6410. #define USB_OTG_GUSBCFG_ULPIAR ((uint32_t)0x00040000) /*!< ULPI Auto-resume */
  6411. #define USB_OTG_GUSBCFG_ULPICSM ((uint32_t)0x00080000) /*!< ULPI Clock SuspendM */
  6412. #define USB_OTG_GUSBCFG_ULPIEVBUSD ((uint32_t)0x00100000) /*!< ULPI External VBUS Drive */
  6413. #define USB_OTG_GUSBCFG_ULPIEVBUSI ((uint32_t)0x00200000) /*!< ULPI external VBUS indicator */
  6414. #define USB_OTG_GUSBCFG_TSDPS ((uint32_t)0x00400000) /*!< TermSel DLine pulsing selection */
  6415. #define USB_OTG_GUSBCFG_PCCI ((uint32_t)0x00800000) /*!< Indicator complement */
  6416. #define USB_OTG_GUSBCFG_PTCI ((uint32_t)0x01000000) /*!< Indicator pass through */
  6417. #define USB_OTG_GUSBCFG_ULPIIPD ((uint32_t)0x02000000) /*!< ULPI interface protect disable */
  6418. #define USB_OTG_GUSBCFG_FHMOD ((uint32_t)0x20000000) /*!< Forced host mode */
  6419. #define USB_OTG_GUSBCFG_FDMOD ((uint32_t)0x40000000) /*!< Forced peripheral mode */
  6420. #define USB_OTG_GUSBCFG_CTXPKT ((uint32_t)0x80000000) /*!< Corrupt Tx packet */
  6421. /******************** Bit definition forUSB_OTG_GRSTCTL register ********************/
  6422. #define USB_OTG_GRSTCTL_CSRST ((uint32_t)0x00000001) /*!< Core soft reset */
  6423. #define USB_OTG_GRSTCTL_HSRST ((uint32_t)0x00000002) /*!< HCLK soft reset */
  6424. #define USB_OTG_GRSTCTL_FCRST ((uint32_t)0x00000004) /*!< Host frame counter reset */
  6425. #define USB_OTG_GRSTCTL_RXFFLSH ((uint32_t)0x00000010) /*!< RxFIFO flush */
  6426. #define USB_OTG_GRSTCTL_TXFFLSH ((uint32_t)0x00000020) /*!< TxFIFO flush */
  6427. #define USB_OTG_GRSTCTL_TXFNUM ((uint32_t)0x000007C0) /*!< TxFIFO number */
  6428. #define USB_OTG_GRSTCTL_TXFNUM_0 ((uint32_t)0x00000040) /*!<Bit 0 */
  6429. #define USB_OTG_GRSTCTL_TXFNUM_1 ((uint32_t)0x00000080) /*!<Bit 1 */
  6430. #define USB_OTG_GRSTCTL_TXFNUM_2 ((uint32_t)0x00000100) /*!<Bit 2 */
  6431. #define USB_OTG_GRSTCTL_TXFNUM_3 ((uint32_t)0x00000200) /*!<Bit 3 */
  6432. #define USB_OTG_GRSTCTL_TXFNUM_4 ((uint32_t)0x00000400) /*!<Bit 4 */
  6433. #define USB_OTG_GRSTCTL_DMAREQ ((uint32_t)0x40000000) /*!< DMA request signal */
  6434. #define USB_OTG_GRSTCTL_AHBIDL ((uint32_t)0x80000000) /*!< AHB master idle */
  6435. /******************** Bit definition forUSB_OTG_DIEPMSK register ********************/
  6436. #define USB_OTG_DIEPMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
  6437. #define USB_OTG_DIEPMSK_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
  6438. #define USB_OTG_DIEPMSK_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask (nonisochronous endpoints) */
  6439. #define USB_OTG_DIEPMSK_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
  6440. #define USB_OTG_DIEPMSK_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
  6441. #define USB_OTG_DIEPMSK_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
  6442. #define USB_OTG_DIEPMSK_TXFURM ((uint32_t)0x00000100) /*!< FIFO underrun mask */
  6443. #define USB_OTG_DIEPMSK_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
  6444. /******************** Bit definition forUSB_OTG_HPTXSTS register ********************/
  6445. #define USB_OTG_HPTXSTS_PTXFSAVL ((uint32_t)0x0000FFFF) /*!< Periodic transmit data FIFO space available */
  6446. #define USB_OTG_HPTXSTS_PTXQSAV ((uint32_t)0x00FF0000) /*!< Periodic transmit request queue space available */
  6447. #define USB_OTG_HPTXSTS_PTXQSAV_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  6448. #define USB_OTG_HPTXSTS_PTXQSAV_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  6449. #define USB_OTG_HPTXSTS_PTXQSAV_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  6450. #define USB_OTG_HPTXSTS_PTXQSAV_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  6451. #define USB_OTG_HPTXSTS_PTXQSAV_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  6452. #define USB_OTG_HPTXSTS_PTXQSAV_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  6453. #define USB_OTG_HPTXSTS_PTXQSAV_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  6454. #define USB_OTG_HPTXSTS_PTXQSAV_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  6455. #define USB_OTG_HPTXSTS_PTXQTOP ((uint32_t)0xFF000000) /*!< Top of the periodic transmit request queue */
  6456. #define USB_OTG_HPTXSTS_PTXQTOP_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  6457. #define USB_OTG_HPTXSTS_PTXQTOP_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  6458. #define USB_OTG_HPTXSTS_PTXQTOP_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  6459. #define USB_OTG_HPTXSTS_PTXQTOP_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  6460. #define USB_OTG_HPTXSTS_PTXQTOP_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  6461. #define USB_OTG_HPTXSTS_PTXQTOP_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  6462. #define USB_OTG_HPTXSTS_PTXQTOP_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  6463. #define USB_OTG_HPTXSTS_PTXQTOP_7 ((uint32_t)0x80000000) /*!<Bit 7 */
  6464. /******************** Bit definition forUSB_OTG_HAINT register ********************/
  6465. #define USB_OTG_HAINT_HAINT ((uint32_t)0x0000FFFF) /*!< Channel interrupts */
  6466. /******************** Bit definition forUSB_OTG_DOEPMSK register ********************/
  6467. #define USB_OTG_DOEPMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
  6468. #define USB_OTG_DOEPMSK_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
  6469. #define USB_OTG_DOEPMSK_STUPM ((uint32_t)0x00000008) /*!< SETUP phase done mask */
  6470. #define USB_OTG_DOEPMSK_OTEPDM ((uint32_t)0x00000010) /*!< OUT token received when endpoint disabled mask */
  6471. #define USB_OTG_DOEPMSK_B2BSTUP ((uint32_t)0x00000040) /*!< Back-to-back SETUP packets received mask */
  6472. #define USB_OTG_DOEPMSK_OPEM ((uint32_t)0x00000100) /*!< OUT packet error mask */
  6473. #define USB_OTG_DOEPMSK_BOIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
  6474. /******************** Bit definition forUSB_OTG_GINTSTS register ********************/
  6475. #define USB_OTG_GINTSTS_CMOD ((uint32_t)0x00000001) /*!< Current mode of operation */
  6476. #define USB_OTG_GINTSTS_MMIS ((uint32_t)0x00000002) /*!< Mode mismatch interrupt */
  6477. #define USB_OTG_GINTSTS_OTGINT ((uint32_t)0x00000004) /*!< OTG interrupt */
  6478. #define USB_OTG_GINTSTS_SOF ((uint32_t)0x00000008) /*!< Start of frame */
  6479. #define USB_OTG_GINTSTS_RXFLVL ((uint32_t)0x00000010) /*!< RxFIFO nonempty */
  6480. #define USB_OTG_GINTSTS_NPTXFE ((uint32_t)0x00000020) /*!< Nonperiodic TxFIFO empty */
  6481. #define USB_OTG_GINTSTS_GINAKEFF ((uint32_t)0x00000040) /*!< Global IN nonperiodic NAK effective */
  6482. #define USB_OTG_GINTSTS_BOUTNAKEFF ((uint32_t)0x00000080) /*!< Global OUT NAK effective */
  6483. #define USB_OTG_GINTSTS_ESUSP ((uint32_t)0x00000400) /*!< Early suspend */
  6484. #define USB_OTG_GINTSTS_USBSUSP ((uint32_t)0x00000800) /*!< USB suspend */
  6485. #define USB_OTG_GINTSTS_USBRST ((uint32_t)0x00001000) /*!< USB reset */
  6486. #define USB_OTG_GINTSTS_ENUMDNE ((uint32_t)0x00002000) /*!< Enumeration done */
  6487. #define USB_OTG_GINTSTS_ISOODRP ((uint32_t)0x00004000) /*!< Isochronous OUT packet dropped interrupt */
  6488. #define USB_OTG_GINTSTS_EOPF ((uint32_t)0x00008000) /*!< End of periodic frame interrupt */
  6489. #define USB_OTG_GINTSTS_IEPINT ((uint32_t)0x00040000) /*!< IN endpoint interrupt */
  6490. #define USB_OTG_GINTSTS_OEPINT ((uint32_t)0x00080000) /*!< OUT endpoint interrupt */
  6491. #define USB_OTG_GINTSTS_IISOIXFR ((uint32_t)0x00100000) /*!< Incomplete isochronous IN transfer */
  6492. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT ((uint32_t)0x00200000) /*!< Incomplete periodic transfer */
  6493. #define USB_OTG_GINTSTS_DATAFSUSP ((uint32_t)0x00400000) /*!< Data fetch suspended */
  6494. #define USB_OTG_GINTSTS_HPRTINT ((uint32_t)0x01000000) /*!< Host port interrupt */
  6495. #define USB_OTG_GINTSTS_HCINT ((uint32_t)0x02000000) /*!< Host channels interrupt */
  6496. #define USB_OTG_GINTSTS_PTXFE ((uint32_t)0x04000000) /*!< Periodic TxFIFO empty */
  6497. #define USB_OTG_GINTSTS_CIDSCHG ((uint32_t)0x10000000) /*!< Connector ID status change */
  6498. #define USB_OTG_GINTSTS_DISCINT ((uint32_t)0x20000000) /*!< Disconnect detected interrupt */
  6499. #define USB_OTG_GINTSTS_SRQINT ((uint32_t)0x40000000) /*!< Session request/new session detected interrupt */
  6500. #define USB_OTG_GINTSTS_WKUINT ((uint32_t)0x80000000) /*!< Resume/remote wakeup detected interrupt */
  6501. /******************** Bit definition forUSB_OTG_GINTMSK register ********************/
  6502. #define USB_OTG_GINTMSK_MMISM ((uint32_t)0x00000002) /*!< Mode mismatch interrupt mask */
  6503. #define USB_OTG_GINTMSK_OTGINT ((uint32_t)0x00000004) /*!< OTG interrupt mask */
  6504. #define USB_OTG_GINTMSK_SOFM ((uint32_t)0x00000008) /*!< Start of frame mask */
  6505. #define USB_OTG_GINTMSK_RXFLVLM ((uint32_t)0x00000010) /*!< Receive FIFO nonempty mask */
  6506. #define USB_OTG_GINTMSK_NPTXFEM ((uint32_t)0x00000020) /*!< Nonperiodic TxFIFO empty mask */
  6507. #define USB_OTG_GINTMSK_GINAKEFFM ((uint32_t)0x00000040) /*!< Global nonperiodic IN NAK effective mask */
  6508. #define USB_OTG_GINTMSK_GONAKEFFM ((uint32_t)0x00000080) /*!< Global OUT NAK effective mask */
  6509. #define USB_OTG_GINTMSK_ESUSPM ((uint32_t)0x00000400) /*!< Early suspend mask */
  6510. #define USB_OTG_GINTMSK_USBSUSPM ((uint32_t)0x00000800) /*!< USB suspend mask */
  6511. #define USB_OTG_GINTMSK_USBRST ((uint32_t)0x00001000) /*!< USB reset mask */
  6512. #define USB_OTG_GINTMSK_ENUMDNEM ((uint32_t)0x00002000) /*!< Enumeration done mask */
  6513. #define USB_OTG_GINTMSK_ISOODRPM ((uint32_t)0x00004000) /*!< Isochronous OUT packet dropped interrupt mask */
  6514. #define USB_OTG_GINTMSK_EOPFM ((uint32_t)0x00008000) /*!< End of periodic frame interrupt mask */
  6515. #define USB_OTG_GINTMSK_EPMISM ((uint32_t)0x00020000) /*!< Endpoint mismatch interrupt mask */
  6516. #define USB_OTG_GINTMSK_IEPINT ((uint32_t)0x00040000) /*!< IN endpoints interrupt mask */
  6517. #define USB_OTG_GINTMSK_OEPINT ((uint32_t)0x00080000) /*!< OUT endpoints interrupt mask */
  6518. #define USB_OTG_GINTMSK_IISOIXFRM ((uint32_t)0x00100000) /*!< Incomplete isochronous IN transfer mask */
  6519. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM ((uint32_t)0x00200000) /*!< Incomplete periodic transfer mask */
  6520. #define USB_OTG_GINTMSK_FSUSPM ((uint32_t)0x00400000) /*!< Data fetch suspended mask */
  6521. #define USB_OTG_GINTMSK_PRTIM ((uint32_t)0x01000000) /*!< Host port interrupt mask */
  6522. #define USB_OTG_GINTMSK_HCIM ((uint32_t)0x02000000) /*!< Host channels interrupt mask */
  6523. #define USB_OTG_GINTMSK_PTXFEM ((uint32_t)0x04000000) /*!< Periodic TxFIFO empty mask */
  6524. #define USB_OTG_GINTMSK_CIDSCHGM ((uint32_t)0x10000000) /*!< Connector ID status change mask */
  6525. #define USB_OTG_GINTMSK_DISCINT ((uint32_t)0x20000000) /*!< Disconnect detected interrupt mask */
  6526. #define USB_OTG_GINTMSK_SRQIM ((uint32_t)0x40000000) /*!< Session request/new session detected interrupt mask */
  6527. #define USB_OTG_GINTMSK_WUIM ((uint32_t)0x80000000) /*!< Resume/remote wakeup detected interrupt mask */
  6528. /******************** Bit definition forUSB_OTG_DAINT register ********************/
  6529. #define USB_OTG_DAINT_IEPINT ((uint32_t)0x0000FFFF) /*!< IN endpoint interrupt bits */
  6530. #define USB_OTG_DAINT_OEPINT ((uint32_t)0xFFFF0000) /*!< OUT endpoint interrupt bits */
  6531. /******************** Bit definition forUSB_OTG_HAINTMSK register ********************/
  6532. #define USB_OTG_HAINTMSK_HAINTM ((uint32_t)0x0000FFFF) /*!< Channel interrupt mask */
  6533. /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
  6534. #define USB_OTG_GRXSTSP_EPNUM ((uint32_t)0x0000000F) /*!< IN EP interrupt mask bits */
  6535. #define USB_OTG_GRXSTSP_BCNT ((uint32_t)0x00007FF0) /*!< OUT EP interrupt mask bits */
  6536. #define USB_OTG_GRXSTSP_DPID ((uint32_t)0x00018000) /*!< OUT EP interrupt mask bits */
  6537. #define USB_OTG_GRXSTSP_PKTSTS ((uint32_t)0x001E0000) /*!< OUT EP interrupt mask bits */
  6538. /******************** Bit definition forUSB_OTG_DAINTMSK register ********************/
  6539. #define USB_OTG_DAINTMSK_IEPM ((uint32_t)0x0000FFFF) /*!< IN EP interrupt mask bits */
  6540. #define USB_OTG_DAINTMSK_OEPM ((uint32_t)0xFFFF0000) /*!< OUT EP interrupt mask bits */
  6541. /******************** Bit definition for OTG register ********************/
  6542. #define USB_OTG_CHNUM ((uint32_t)0x0000000F) /*!< Channel number */
  6543. #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  6544. #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  6545. #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  6546. #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  6547. #define USB_OTG_BCNT ((uint32_t)0x00007FF0) /*!< Byte count */
  6548. #define USB_OTG_DPID ((uint32_t)0x00018000) /*!< Data PID */
  6549. #define USB_OTG_DPID_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  6550. #define USB_OTG_DPID_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  6551. #define USB_OTG_PKTSTS ((uint32_t)0x001E0000) /*!< Packet status */
  6552. #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
  6553. #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
  6554. #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
  6555. #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000) /*!<Bit 3 */
  6556. #define USB_OTG_EPNUM ((uint32_t)0x0000000F) /*!< Endpoint number */
  6557. #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  6558. #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  6559. #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  6560. #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  6561. #define USB_OTG_FRMNUM ((uint32_t)0x01E00000) /*!< Frame number */
  6562. #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000) /*!<Bit 0 */
  6563. #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000) /*!<Bit 1 */
  6564. #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000) /*!<Bit 2 */
  6565. #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000) /*!<Bit 3 */
  6566. /******************** Bit definition for OTG register ********************/
  6567. #define USB_OTG_CHNUM ((uint32_t)0x0000000F) /*!< Channel number */
  6568. #define USB_OTG_CHNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  6569. #define USB_OTG_CHNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  6570. #define USB_OTG_CHNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  6571. #define USB_OTG_CHNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  6572. #define USB_OTG_BCNT ((uint32_t)0x00007FF0) /*!< Byte count */
  6573. #define USB_OTG_DPID ((uint32_t)0x00018000) /*!< Data PID */
  6574. #define USB_OTG_DPID_0 ((uint32_t)0x00008000) /*!<Bit 0 */
  6575. #define USB_OTG_DPID_1 ((uint32_t)0x00010000) /*!<Bit 1 */
  6576. #define USB_OTG_PKTSTS ((uint32_t)0x001E0000) /*!< Packet status */
  6577. #define USB_OTG_PKTSTS_0 ((uint32_t)0x00020000) /*!<Bit 0 */
  6578. #define USB_OTG_PKTSTS_1 ((uint32_t)0x00040000) /*!<Bit 1 */
  6579. #define USB_OTG_PKTSTS_2 ((uint32_t)0x00080000) /*!<Bit 2 */
  6580. #define USB_OTG_PKTSTS_3 ((uint32_t)0x00100000) /*!<Bit 3 */
  6581. #define USB_OTG_EPNUM ((uint32_t)0x0000000F) /*!< Endpoint number */
  6582. #define USB_OTG_EPNUM_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  6583. #define USB_OTG_EPNUM_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  6584. #define USB_OTG_EPNUM_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  6585. #define USB_OTG_EPNUM_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  6586. #define USB_OTG_FRMNUM ((uint32_t)0x01E00000) /*!< Frame number */
  6587. #define USB_OTG_FRMNUM_0 ((uint32_t)0x00200000) /*!<Bit 0 */
  6588. #define USB_OTG_FRMNUM_1 ((uint32_t)0x00400000) /*!<Bit 1 */
  6589. #define USB_OTG_FRMNUM_2 ((uint32_t)0x00800000) /*!<Bit 2 */
  6590. #define USB_OTG_FRMNUM_3 ((uint32_t)0x01000000) /*!<Bit 3 */
  6591. /******************** Bit definition forUSB_OTG_GRXFSIZ register ********************/
  6592. #define USB_OTG_GRXFSIZ_RXFD ((uint32_t)0x0000FFFF) /*!< RxFIFO depth */
  6593. /******************** Bit definition forUSB_OTG_DVBUSDIS register ********************/
  6594. #define USB_OTG_DVBUSDIS_VBUSDT ((uint32_t)0x0000FFFF) /*!< Device VBUS discharge time */
  6595. /******************** Bit definition for OTG register ********************/
  6596. #define USB_OTG_NPTXFSA ((uint32_t)0x0000FFFF) /*!< Nonperiodic transmit RAM start address */
  6597. #define USB_OTG_NPTXFD ((uint32_t)0xFFFF0000) /*!< Nonperiodic TxFIFO depth */
  6598. #define USB_OTG_TX0FSA ((uint32_t)0x0000FFFF) /*!< Endpoint 0 transmit RAM start address */
  6599. #define USB_OTG_TX0FD ((uint32_t)0xFFFF0000) /*!< Endpoint 0 TxFIFO depth */
  6600. /******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/
  6601. #define USB_OTG_DVBUSPULSE_DVBUSP ((uint32_t)0x00000FFF) /*!< Device VBUS pulsing time */
  6602. /******************** Bit definition forUSB_OTG_GNPTXSTS register ********************/
  6603. #define USB_OTG_GNPTXSTS_NPTXFSAV ((uint32_t)0x0000FFFF) /*!< Nonperiodic TxFIFO space available */
  6604. #define USB_OTG_GNPTXSTS_NPTQXSAV ((uint32_t)0x00FF0000) /*!< Nonperiodic transmit request queue space available */
  6605. #define USB_OTG_GNPTXSTS_NPTQXSAV_0 ((uint32_t)0x00010000) /*!<Bit 0 */
  6606. #define USB_OTG_GNPTXSTS_NPTQXSAV_1 ((uint32_t)0x00020000) /*!<Bit 1 */
  6607. #define USB_OTG_GNPTXSTS_NPTQXSAV_2 ((uint32_t)0x00040000) /*!<Bit 2 */
  6608. #define USB_OTG_GNPTXSTS_NPTQXSAV_3 ((uint32_t)0x00080000) /*!<Bit 3 */
  6609. #define USB_OTG_GNPTXSTS_NPTQXSAV_4 ((uint32_t)0x00100000) /*!<Bit 4 */
  6610. #define USB_OTG_GNPTXSTS_NPTQXSAV_5 ((uint32_t)0x00200000) /*!<Bit 5 */
  6611. #define USB_OTG_GNPTXSTS_NPTQXSAV_6 ((uint32_t)0x00400000) /*!<Bit 6 */
  6612. #define USB_OTG_GNPTXSTS_NPTQXSAV_7 ((uint32_t)0x00800000) /*!<Bit 7 */
  6613. #define USB_OTG_GNPTXSTS_NPTXQTOP ((uint32_t)0x7F000000) /*!< Top of the nonperiodic transmit request queue */
  6614. #define USB_OTG_GNPTXSTS_NPTXQTOP_0 ((uint32_t)0x01000000) /*!<Bit 0 */
  6615. #define USB_OTG_GNPTXSTS_NPTXQTOP_1 ((uint32_t)0x02000000) /*!<Bit 1 */
  6616. #define USB_OTG_GNPTXSTS_NPTXQTOP_2 ((uint32_t)0x04000000) /*!<Bit 2 */
  6617. #define USB_OTG_GNPTXSTS_NPTXQTOP_3 ((uint32_t)0x08000000) /*!<Bit 3 */
  6618. #define USB_OTG_GNPTXSTS_NPTXQTOP_4 ((uint32_t)0x10000000) /*!<Bit 4 */
  6619. #define USB_OTG_GNPTXSTS_NPTXQTOP_5 ((uint32_t)0x20000000) /*!<Bit 5 */
  6620. #define USB_OTG_GNPTXSTS_NPTXQTOP_6 ((uint32_t)0x40000000) /*!<Bit 6 */
  6621. /******************** Bit definition forUSB_OTG_DTHRCTL register ********************/
  6622. #define USB_OTG_DTHRCTL_NONISOTHREN ((uint32_t)0x00000001) /*!< Nonisochronous IN endpoints threshold enable */
  6623. #define USB_OTG_DTHRCTL_ISOTHREN ((uint32_t)0x00000002) /*!< ISO IN endpoint threshold enable */
  6624. #define USB_OTG_DTHRCTL_TXTHRLEN ((uint32_t)0x000007FC) /*!< Transmit threshold length */
  6625. #define USB_OTG_DTHRCTL_TXTHRLEN_0 ((uint32_t)0x00000004) /*!<Bit 0 */
  6626. #define USB_OTG_DTHRCTL_TXTHRLEN_1 ((uint32_t)0x00000008) /*!<Bit 1 */
  6627. #define USB_OTG_DTHRCTL_TXTHRLEN_2 ((uint32_t)0x00000010) /*!<Bit 2 */
  6628. #define USB_OTG_DTHRCTL_TXTHRLEN_3 ((uint32_t)0x00000020) /*!<Bit 3 */
  6629. #define USB_OTG_DTHRCTL_TXTHRLEN_4 ((uint32_t)0x00000040) /*!<Bit 4 */
  6630. #define USB_OTG_DTHRCTL_TXTHRLEN_5 ((uint32_t)0x00000080) /*!<Bit 5 */
  6631. #define USB_OTG_DTHRCTL_TXTHRLEN_6 ((uint32_t)0x00000100) /*!<Bit 6 */
  6632. #define USB_OTG_DTHRCTL_TXTHRLEN_7 ((uint32_t)0x00000200) /*!<Bit 7 */
  6633. #define USB_OTG_DTHRCTL_TXTHRLEN_8 ((uint32_t)0x00000400) /*!<Bit 8 */
  6634. #define USB_OTG_DTHRCTL_RXTHREN ((uint32_t)0x00010000) /*!< Receive threshold enable */
  6635. #define USB_OTG_DTHRCTL_RXTHRLEN ((uint32_t)0x03FE0000) /*!< Receive threshold length */
  6636. #define USB_OTG_DTHRCTL_RXTHRLEN_0 ((uint32_t)0x00020000) /*!<Bit 0 */
  6637. #define USB_OTG_DTHRCTL_RXTHRLEN_1 ((uint32_t)0x00040000) /*!<Bit 1 */
  6638. #define USB_OTG_DTHRCTL_RXTHRLEN_2 ((uint32_t)0x00080000) /*!<Bit 2 */
  6639. #define USB_OTG_DTHRCTL_RXTHRLEN_3 ((uint32_t)0x00100000) /*!<Bit 3 */
  6640. #define USB_OTG_DTHRCTL_RXTHRLEN_4 ((uint32_t)0x00200000) /*!<Bit 4 */
  6641. #define USB_OTG_DTHRCTL_RXTHRLEN_5 ((uint32_t)0x00400000) /*!<Bit 5 */
  6642. #define USB_OTG_DTHRCTL_RXTHRLEN_6 ((uint32_t)0x00800000) /*!<Bit 6 */
  6643. #define USB_OTG_DTHRCTL_RXTHRLEN_7 ((uint32_t)0x01000000) /*!<Bit 7 */
  6644. #define USB_OTG_DTHRCTL_RXTHRLEN_8 ((uint32_t)0x02000000) /*!<Bit 8 */
  6645. #define USB_OTG_DTHRCTL_ARPEN ((uint32_t)0x08000000) /*!< Arbiter parking enable */
  6646. /******************** Bit definition forUSB_OTG_DIEPEMPMSK register ********************/
  6647. #define USB_OTG_DIEPEMPMSK_INEPTXFEM ((uint32_t)0x0000FFFF) /*!< IN EP Tx FIFO empty interrupt mask bits */
  6648. /******************** Bit definition forUSB_OTG_DEACHINT register ********************/
  6649. #define USB_OTG_DEACHINT_IEP1INT ((uint32_t)0x00000002) /*!< IN endpoint 1interrupt bit */
  6650. #define USB_OTG_DEACHINT_OEP1INT ((uint32_t)0x00020000) /*!< OUT endpoint 1 interrupt bit */
  6651. /******************** Bit definition forUSB_OTG_GCCFG register ********************/
  6652. #define USB_OTG_GCCFG_PWRDWN ((uint32_t)0x00010000) /*!< Power down */
  6653. #define USB_OTG_GCCFG_I2CPADEN ((uint32_t)0x00020000) /*!< Enable I2C bus connection for the external I2C PHY interface */
  6654. #define USB_OTG_GCCFG_VBUSASEN ((uint32_t)0x00040000) /*!< Enable the VBUS sensing device */
  6655. #define USB_OTG_GCCFG_VBUSBSEN ((uint32_t)0x00080000) /*!< Enable the VBUS sensing device */
  6656. #define USB_OTG_GCCFG_SOFOUTEN ((uint32_t)0x00100000) /*!< SOF output enable */
  6657. #define USB_OTG_GCCFG_NOVBUSSENS ((uint32_t)0x00200000) /*!< VBUS sensing disable option */
  6658. /******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/
  6659. #define USB_OTG_DEACHINTMSK_IEP1INTM ((uint32_t)0x00000002) /*!< IN Endpoint 1 interrupt mask bit */
  6660. #define USB_OTG_DEACHINTMSK_OEP1INTM ((uint32_t)0x00020000) /*!< OUT Endpoint 1 interrupt mask bit */
  6661. /******************** Bit definition forUSB_OTG_CID register ********************/
  6662. #define USB_OTG_CID_PRODUCT_ID ((uint32_t)0xFFFFFFFF) /*!< Product ID field */
  6663. /******************** Bit definition forUSB_OTG_DIEPEACHMSK1 register ********************/
  6664. #define USB_OTG_DIEPEACHMSK1_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
  6665. #define USB_OTG_DIEPEACHMSK1_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
  6666. #define USB_OTG_DIEPEACHMSK1_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask (nonisochronous endpoints) */
  6667. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
  6668. #define USB_OTG_DIEPEACHMSK1_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
  6669. #define USB_OTG_DIEPEACHMSK1_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
  6670. #define USB_OTG_DIEPEACHMSK1_TXFURM ((uint32_t)0x00000100) /*!< FIFO underrun mask */
  6671. #define USB_OTG_DIEPEACHMSK1_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
  6672. #define USB_OTG_DIEPEACHMSK1_NAKM ((uint32_t)0x00002000) /*!< NAK interrupt mask */
  6673. /******************** Bit definition forUSB_OTG_HPRT register ********************/
  6674. #define USB_OTG_HPRT_PCSTS ((uint32_t)0x00000001) /*!< Port connect status */
  6675. #define USB_OTG_HPRT_PCDET ((uint32_t)0x00000002) /*!< Port connect detected */
  6676. #define USB_OTG_HPRT_PENA ((uint32_t)0x00000004) /*!< Port enable */
  6677. #define USB_OTG_HPRT_PENCHNG ((uint32_t)0x00000008) /*!< Port enable/disable change */
  6678. #define USB_OTG_HPRT_POCA ((uint32_t)0x00000010) /*!< Port overcurrent active */
  6679. #define USB_OTG_HPRT_POCCHNG ((uint32_t)0x00000020) /*!< Port overcurrent change */
  6680. #define USB_OTG_HPRT_PRES ((uint32_t)0x00000040) /*!< Port resume */
  6681. #define USB_OTG_HPRT_PSUSP ((uint32_t)0x00000080) /*!< Port suspend */
  6682. #define USB_OTG_HPRT_PRST ((uint32_t)0x00000100) /*!< Port reset */
  6683. #define USB_OTG_HPRT_PLSTS ((uint32_t)0x00000C00) /*!< Port line status */
  6684. #define USB_OTG_HPRT_PLSTS_0 ((uint32_t)0x00000400) /*!<Bit 0 */
  6685. #define USB_OTG_HPRT_PLSTS_1 ((uint32_t)0x00000800) /*!<Bit 1 */
  6686. #define USB_OTG_HPRT_PPWR ((uint32_t)0x00001000) /*!< Port power */
  6687. #define USB_OTG_HPRT_PTCTL ((uint32_t)0x0001E000) /*!< Port test control */
  6688. #define USB_OTG_HPRT_PTCTL_0 ((uint32_t)0x00002000) /*!<Bit 0 */
  6689. #define USB_OTG_HPRT_PTCTL_1 ((uint32_t)0x00004000) /*!<Bit 1 */
  6690. #define USB_OTG_HPRT_PTCTL_2 ((uint32_t)0x00008000) /*!<Bit 2 */
  6691. #define USB_OTG_HPRT_PTCTL_3 ((uint32_t)0x00010000) /*!<Bit 3 */
  6692. #define USB_OTG_HPRT_PSPD ((uint32_t)0x00060000) /*!< Port speed */
  6693. #define USB_OTG_HPRT_PSPD_0 ((uint32_t)0x00020000) /*!<Bit 0 */
  6694. #define USB_OTG_HPRT_PSPD_1 ((uint32_t)0x00040000) /*!<Bit 1 */
  6695. /******************** Bit definition forUSB_OTG_DOEPEACHMSK1 register ********************/
  6696. #define USB_OTG_DOEPEACHMSK1_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed interrupt mask */
  6697. #define USB_OTG_DOEPEACHMSK1_EPDM ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt mask */
  6698. #define USB_OTG_DOEPEACHMSK1_TOM ((uint32_t)0x00000008) /*!< Timeout condition mask */
  6699. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK ((uint32_t)0x00000010) /*!< IN token received when TxFIFO empty mask */
  6700. #define USB_OTG_DOEPEACHMSK1_INEPNMM ((uint32_t)0x00000020) /*!< IN token received with EP mismatch mask */
  6701. #define USB_OTG_DOEPEACHMSK1_INEPNEM ((uint32_t)0x00000040) /*!< IN endpoint NAK effective mask */
  6702. #define USB_OTG_DOEPEACHMSK1_TXFURM ((uint32_t)0x00000100) /*!< OUT packet error mask */
  6703. #define USB_OTG_DOEPEACHMSK1_BIM ((uint32_t)0x00000200) /*!< BNA interrupt mask */
  6704. #define USB_OTG_DOEPEACHMSK1_BERRM ((uint32_t)0x00001000) /*!< Bubble error interrupt mask */
  6705. #define USB_OTG_DOEPEACHMSK1_NAKM ((uint32_t)0x00002000) /*!< NAK interrupt mask */
  6706. #define USB_OTG_DOEPEACHMSK1_NYETM ((uint32_t)0x00004000) /*!< NYET interrupt mask */
  6707. /******************** Bit definition forUSB_OTG_HPTXFSIZ register ********************/
  6708. #define USB_OTG_HPTXFSIZ_PTXSA ((uint32_t)0x0000FFFF) /*!< Host periodic TxFIFO start address */
  6709. #define USB_OTG_HPTXFSIZ_PTXFD ((uint32_t)0xFFFF0000) /*!< Host periodic TxFIFO depth */
  6710. /******************** Bit definition forUSB_OTG_DIEPCTL register ********************/
  6711. #define USB_OTG_DIEPCTL_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */
  6712. #define USB_OTG_DIEPCTL_USBAEP ((uint32_t)0x00008000) /*!< USB active endpoint */
  6713. #define USB_OTG_DIEPCTL_EONUM_DPID ((uint32_t)0x00010000) /*!< Even/odd frame */
  6714. #define USB_OTG_DIEPCTL_NAKSTS ((uint32_t)0x00020000) /*!< NAK status */
  6715. #define USB_OTG_DIEPCTL_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
  6716. #define USB_OTG_DIEPCTL_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
  6717. #define USB_OTG_DIEPCTL_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
  6718. #define USB_OTG_DIEPCTL_STALL ((uint32_t)0x00200000) /*!< STALL handshake */
  6719. #define USB_OTG_DIEPCTL_TXFNUM ((uint32_t)0x03C00000) /*!< TxFIFO number */
  6720. #define USB_OTG_DIEPCTL_TXFNUM_0 ((uint32_t)0x00400000) /*!<Bit 0 */
  6721. #define USB_OTG_DIEPCTL_TXFNUM_1 ((uint32_t)0x00800000) /*!<Bit 1 */
  6722. #define USB_OTG_DIEPCTL_TXFNUM_2 ((uint32_t)0x01000000) /*!<Bit 2 */
  6723. #define USB_OTG_DIEPCTL_TXFNUM_3 ((uint32_t)0x02000000) /*!<Bit 3 */
  6724. #define USB_OTG_DIEPCTL_CNAK ((uint32_t)0x04000000) /*!< Clear NAK */
  6725. #define USB_OTG_DIEPCTL_SNAK ((uint32_t)0x08000000) /*!< Set NAK */
  6726. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000) /*!< Set DATA0 PID */
  6727. #define USB_OTG_DIEPCTL_SODDFRM ((uint32_t)0x20000000) /*!< Set odd frame */
  6728. #define USB_OTG_DIEPCTL_EPDIS ((uint32_t)0x40000000) /*!< Endpoint disable */
  6729. #define USB_OTG_DIEPCTL_EPENA ((uint32_t)0x80000000) /*!< Endpoint enable */
  6730. /******************** Bit definition forUSB_OTG_HCCHAR register ********************/
  6731. #define USB_OTG_HCCHAR_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */
  6732. #define USB_OTG_HCCHAR_EPNUM ((uint32_t)0x00007800) /*!< Endpoint number */
  6733. #define USB_OTG_HCCHAR_EPNUM_0 ((uint32_t)0x00000800) /*!<Bit 0 */
  6734. #define USB_OTG_HCCHAR_EPNUM_1 ((uint32_t)0x00001000) /*!<Bit 1 */
  6735. #define USB_OTG_HCCHAR_EPNUM_2 ((uint32_t)0x00002000) /*!<Bit 2 */
  6736. #define USB_OTG_HCCHAR_EPNUM_3 ((uint32_t)0x00004000) /*!<Bit 3 */
  6737. #define USB_OTG_HCCHAR_EPDIR ((uint32_t)0x00008000) /*!< Endpoint direction */
  6738. #define USB_OTG_HCCHAR_LSDEV ((uint32_t)0x00020000) /*!< Low-speed device */
  6739. #define USB_OTG_HCCHAR_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
  6740. #define USB_OTG_HCCHAR_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
  6741. #define USB_OTG_HCCHAR_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
  6742. #define USB_OTG_HCCHAR_MC ((uint32_t)0x00300000) /*!< Multi Count (MC) / Error Count (EC) */
  6743. #define USB_OTG_HCCHAR_MC_0 ((uint32_t)0x00100000) /*!<Bit 0 */
  6744. #define USB_OTG_HCCHAR_MC_1 ((uint32_t)0x00200000) /*!<Bit 1 */
  6745. #define USB_OTG_HCCHAR_DAD ((uint32_t)0x1FC00000) /*!< Device address */
  6746. #define USB_OTG_HCCHAR_DAD_0 ((uint32_t)0x00400000) /*!<Bit 0 */
  6747. #define USB_OTG_HCCHAR_DAD_1 ((uint32_t)0x00800000) /*!<Bit 1 */
  6748. #define USB_OTG_HCCHAR_DAD_2 ((uint32_t)0x01000000) /*!<Bit 2 */
  6749. #define USB_OTG_HCCHAR_DAD_3 ((uint32_t)0x02000000) /*!<Bit 3 */
  6750. #define USB_OTG_HCCHAR_DAD_4 ((uint32_t)0x04000000) /*!<Bit 4 */
  6751. #define USB_OTG_HCCHAR_DAD_5 ((uint32_t)0x08000000) /*!<Bit 5 */
  6752. #define USB_OTG_HCCHAR_DAD_6 ((uint32_t)0x10000000) /*!<Bit 6 */
  6753. #define USB_OTG_HCCHAR_ODDFRM ((uint32_t)0x20000000) /*!< Odd frame */
  6754. #define USB_OTG_HCCHAR_CHDIS ((uint32_t)0x40000000) /*!< Channel disable */
  6755. #define USB_OTG_HCCHAR_CHENA ((uint32_t)0x80000000) /*!< Channel enable */
  6756. /******************** Bit definition forUSB_OTG_HCSPLT register ********************/
  6757. #define USB_OTG_HCSPLT_PRTADDR ((uint32_t)0x0000007F) /*!< Port address */
  6758. #define USB_OTG_HCSPLT_PRTADDR_0 ((uint32_t)0x00000001) /*!<Bit 0 */
  6759. #define USB_OTG_HCSPLT_PRTADDR_1 ((uint32_t)0x00000002) /*!<Bit 1 */
  6760. #define USB_OTG_HCSPLT_PRTADDR_2 ((uint32_t)0x00000004) /*!<Bit 2 */
  6761. #define USB_OTG_HCSPLT_PRTADDR_3 ((uint32_t)0x00000008) /*!<Bit 3 */
  6762. #define USB_OTG_HCSPLT_PRTADDR_4 ((uint32_t)0x00000010) /*!<Bit 4 */
  6763. #define USB_OTG_HCSPLT_PRTADDR_5 ((uint32_t)0x00000020) /*!<Bit 5 */
  6764. #define USB_OTG_HCSPLT_PRTADDR_6 ((uint32_t)0x00000040) /*!<Bit 6 */
  6765. #define USB_OTG_HCSPLT_HUBADDR ((uint32_t)0x00003F80) /*!< Hub address */
  6766. #define USB_OTG_HCSPLT_HUBADDR_0 ((uint32_t)0x00000080) /*!<Bit 0 */
  6767. #define USB_OTG_HCSPLT_HUBADDR_1 ((uint32_t)0x00000100) /*!<Bit 1 */
  6768. #define USB_OTG_HCSPLT_HUBADDR_2 ((uint32_t)0x00000200) /*!<Bit 2 */
  6769. #define USB_OTG_HCSPLT_HUBADDR_3 ((uint32_t)0x00000400) /*!<Bit 3 */
  6770. #define USB_OTG_HCSPLT_HUBADDR_4 ((uint32_t)0x00000800) /*!<Bit 4 */
  6771. #define USB_OTG_HCSPLT_HUBADDR_5 ((uint32_t)0x00001000) /*!<Bit 5 */
  6772. #define USB_OTG_HCSPLT_HUBADDR_6 ((uint32_t)0x00002000) /*!<Bit 6 */
  6773. #define USB_OTG_HCSPLT_XACTPOS ((uint32_t)0x0000C000) /*!< XACTPOS */
  6774. #define USB_OTG_HCSPLT_XACTPOS_0 ((uint32_t)0x00004000) /*!<Bit 0 */
  6775. #define USB_OTG_HCSPLT_XACTPOS_1 ((uint32_t)0x00008000) /*!<Bit 1 */
  6776. #define USB_OTG_HCSPLT_COMPLSPLT ((uint32_t)0x00010000) /*!< Do complete split */
  6777. #define USB_OTG_HCSPLT_SPLITEN ((uint32_t)0x80000000) /*!< Split enable */
  6778. /******************** Bit definition forUSB_OTG_HCINT register ********************/
  6779. #define USB_OTG_HCINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed */
  6780. #define USB_OTG_HCINT_CHH ((uint32_t)0x00000002) /*!< Channel halted */
  6781. #define USB_OTG_HCINT_AHBERR ((uint32_t)0x00000004) /*!< AHB error */
  6782. #define USB_OTG_HCINT_STALL ((uint32_t)0x00000008) /*!< STALL response received interrupt */
  6783. #define USB_OTG_HCINT_NAK ((uint32_t)0x00000010) /*!< NAK response received interrupt */
  6784. #define USB_OTG_HCINT_ACK ((uint32_t)0x00000020) /*!< ACK response received/transmitted interrupt */
  6785. #define USB_OTG_HCINT_NYET ((uint32_t)0x00000040) /*!< Response received interrupt */
  6786. #define USB_OTG_HCINT_TXERR ((uint32_t)0x00000080) /*!< Transaction error */
  6787. #define USB_OTG_HCINT_BBERR ((uint32_t)0x00000100) /*!< Babble error */
  6788. #define USB_OTG_HCINT_FRMOR ((uint32_t)0x00000200) /*!< Frame overrun */
  6789. #define USB_OTG_HCINT_DTERR ((uint32_t)0x00000400) /*!< Data toggle error */
  6790. /******************** Bit definition forUSB_OTG_DIEPINT register ********************/
  6791. #define USB_OTG_DIEPINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed interrupt */
  6792. #define USB_OTG_DIEPINT_EPDISD ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt */
  6793. #define USB_OTG_DIEPINT_TOC ((uint32_t)0x00000008) /*!< Timeout condition */
  6794. #define USB_OTG_DIEPINT_ITTXFE ((uint32_t)0x00000010) /*!< IN token received when TxFIFO is empty */
  6795. #define USB_OTG_DIEPINT_INEPNE ((uint32_t)0x00000040) /*!< IN endpoint NAK effective */
  6796. #define USB_OTG_DIEPINT_TXFE ((uint32_t)0x00000080) /*!< Transmit FIFO empty */
  6797. #define USB_OTG_DIEPINT_TXFIFOUDRN ((uint32_t)0x00000100) /*!< Transmit Fifo Underrun */
  6798. #define USB_OTG_DIEPINT_BNA ((uint32_t)0x00000200) /*!< Buffer not available interrupt */
  6799. #define USB_OTG_DIEPINT_PKTDRPSTS ((uint32_t)0x00000800) /*!< Packet dropped status */
  6800. #define USB_OTG_DIEPINT_BERR ((uint32_t)0x00001000) /*!< Babble error interrupt */
  6801. #define USB_OTG_DIEPINT_NAK ((uint32_t)0x00002000) /*!< NAK interrupt */
  6802. /******************** Bit definition forUSB_OTG_HCINTMSK register ********************/
  6803. #define USB_OTG_HCINTMSK_XFRCM ((uint32_t)0x00000001) /*!< Transfer completed mask */
  6804. #define USB_OTG_HCINTMSK_CHHM ((uint32_t)0x00000002) /*!< Channel halted mask */
  6805. #define USB_OTG_HCINTMSK_AHBERR ((uint32_t)0x00000004) /*!< AHB error */
  6806. #define USB_OTG_HCINTMSK_STALLM ((uint32_t)0x00000008) /*!< STALL response received interrupt mask */
  6807. #define USB_OTG_HCINTMSK_NAKM ((uint32_t)0x00000010) /*!< NAK response received interrupt mask */
  6808. #define USB_OTG_HCINTMSK_ACKM ((uint32_t)0x00000020) /*!< ACK response received/transmitted interrupt mask */
  6809. #define USB_OTG_HCINTMSK_NYET ((uint32_t)0x00000040) /*!< response received interrupt mask */
  6810. #define USB_OTG_HCINTMSK_TXERRM ((uint32_t)0x00000080) /*!< Transaction error mask */
  6811. #define USB_OTG_HCINTMSK_BBERRM ((uint32_t)0x00000100) /*!< Babble error mask */
  6812. #define USB_OTG_HCINTMSK_FRMORM ((uint32_t)0x00000200) /*!< Frame overrun mask */
  6813. #define USB_OTG_HCINTMSK_DTERRM ((uint32_t)0x00000400) /*!< Data toggle error mask */
  6814. /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
  6815. #define USB_OTG_DIEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
  6816. #define USB_OTG_DIEPTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
  6817. #define USB_OTG_DIEPTSIZ_MULCNT ((uint32_t)0x60000000) /*!< Packet count */
  6818. /******************** Bit definition forUSB_OTG_HCTSIZ register ********************/
  6819. #define USB_OTG_HCTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
  6820. #define USB_OTG_HCTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
  6821. #define USB_OTG_HCTSIZ_DOPING ((uint32_t)0x80000000) /*!< Do PING */
  6822. #define USB_OTG_HCTSIZ_DPID ((uint32_t)0x60000000) /*!< Data PID */
  6823. #define USB_OTG_HCTSIZ_DPID_0 ((uint32_t)0x20000000) /*!<Bit 0 */
  6824. #define USB_OTG_HCTSIZ_DPID_1 ((uint32_t)0x40000000) /*!<Bit 1 */
  6825. /******************** Bit definition forUSB_OTG_DIEPDMA register ********************/
  6826. #define USB_OTG_DIEPDMA_DMAADDR ((uint32_t)0xFFFFFFFF) /*!< DMA address */
  6827. /******************** Bit definition forUSB_OTG_HCDMA register ********************/
  6828. #define USB_OTG_HCDMA_DMAADDR ((uint32_t)0xFFFFFFFF) /*!< DMA address */
  6829. /******************** Bit definition forUSB_OTG_DTXFSTS register ********************/
  6830. #define USB_OTG_DTXFSTS_INEPTFSAV ((uint32_t)0x0000FFFF) /*!< IN endpoint TxFIFO space avail */
  6831. /******************** Bit definition forUSB_OTG_DIEPTXF register ********************/
  6832. #define USB_OTG_DIEPTXF_INEPTXSA ((uint32_t)0x0000FFFF) /*!< IN endpoint FIFOx transmit RAM start address */
  6833. #define USB_OTG_DIEPTXF_INEPTXFD ((uint32_t)0xFFFF0000) /*!< IN endpoint TxFIFO depth */
  6834. /******************** Bit definition forUSB_OTG_DOEPCTL register ********************/
  6835. #define USB_OTG_DOEPCTL_MPSIZ ((uint32_t)0x000007FF) /*!< Maximum packet size */ /*!<Bit 1 */
  6836. #define USB_OTG_DOEPCTL_USBAEP ((uint32_t)0x00008000) /*!< USB active endpoint */
  6837. #define USB_OTG_DOEPCTL_NAKSTS ((uint32_t)0x00020000) /*!< NAK status */
  6838. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM ((uint32_t)0x10000000) /*!< Set DATA0 PID */
  6839. #define USB_OTG_DOEPCTL_SODDFRM ((uint32_t)0x20000000) /*!< Set odd frame */
  6840. #define USB_OTG_DOEPCTL_EPTYP ((uint32_t)0x000C0000) /*!< Endpoint type */
  6841. #define USB_OTG_DOEPCTL_EPTYP_0 ((uint32_t)0x00040000) /*!<Bit 0 */
  6842. #define USB_OTG_DOEPCTL_EPTYP_1 ((uint32_t)0x00080000) /*!<Bit 1 */
  6843. #define USB_OTG_DOEPCTL_SNPM ((uint32_t)0x00100000) /*!< Snoop mode */
  6844. #define USB_OTG_DOEPCTL_STALL ((uint32_t)0x00200000) /*!< STALL handshake */
  6845. #define USB_OTG_DOEPCTL_CNAK ((uint32_t)0x04000000) /*!< Clear NAK */
  6846. #define USB_OTG_DOEPCTL_SNAK ((uint32_t)0x08000000) /*!< Set NAK */
  6847. #define USB_OTG_DOEPCTL_EPDIS ((uint32_t)0x40000000) /*!< Endpoint disable */
  6848. #define USB_OTG_DOEPCTL_EPENA ((uint32_t)0x80000000) /*!< Endpoint enable */
  6849. /******************** Bit definition forUSB_OTG_DOEPINT register ********************/
  6850. #define USB_OTG_DOEPINT_XFRC ((uint32_t)0x00000001) /*!< Transfer completed interrupt */
  6851. #define USB_OTG_DOEPINT_EPDISD ((uint32_t)0x00000002) /*!< Endpoint disabled interrupt */
  6852. #define USB_OTG_DOEPINT_STUP ((uint32_t)0x00000008) /*!< SETUP phase done */
  6853. #define USB_OTG_DOEPINT_OTEPDIS ((uint32_t)0x00000010) /*!< OUT token received when endpoint disabled */
  6854. #define USB_OTG_DOEPINT_B2BSTUP ((uint32_t)0x00000040) /*!< Back-to-back SETUP packets received */
  6855. #define USB_OTG_DOEPINT_NYET ((uint32_t)0x00004000) /*!< NYET interrupt */
  6856. /******************** Bit definition forUSB_OTG_DOEPTSIZ register ********************/
  6857. #define USB_OTG_DOEPTSIZ_XFRSIZ ((uint32_t)0x0007FFFF) /*!< Transfer size */
  6858. #define USB_OTG_DOEPTSIZ_PKTCNT ((uint32_t)0x1FF80000) /*!< Packet count */
  6859. #define USB_OTG_DOEPTSIZ_STUPCNT ((uint32_t)0x60000000) /*!< SETUP packet count */
  6860. #define USB_OTG_DOEPTSIZ_STUPCNT_0 ((uint32_t)0x20000000) /*!<Bit 0 */
  6861. #define USB_OTG_DOEPTSIZ_STUPCNT_1 ((uint32_t)0x40000000) /*!<Bit 1 */
  6862. /******************** Bit definition for PCGCCTL register ********************/
  6863. #define USB_OTG_PCGCCTL_STOPCLK ((uint32_t)0x00000001) /*!< SETUP packet count */
  6864. #define USB_OTG_PCGCCTL_GATECLK ((uint32_t)0x00000002) /*!<Bit 0 */
  6865. #define USB_OTG_PCGCCTL_PHYSUSP ((uint32_t)0x00000010) /*!<Bit 1 */
  6866. /**
  6867. * @}
  6868. */
  6869. /**
  6870. * @}
  6871. */
  6872. /** @addtogroup Exported_macros
  6873. * @{
  6874. */
  6875. /******************************* ADC Instances ********************************/
  6876. #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
  6877. ((INSTANCE) == ADC2) || \
  6878. ((INSTANCE) == ADC3))
  6879. /******************************* CAN Instances ********************************/
  6880. #define IS_CAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CAN1) || \
  6881. ((INSTANCE) == CAN2))
  6882. /******************************* CRC Instances ********************************/
  6883. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  6884. /******************************* DAC Instances ********************************/
  6885. #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
  6886. /******************************* DCMI Instances *******************************/
  6887. #define IS_DCMI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DCMI)
  6888. /******************************** DMA Instances *******************************/
  6889. #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
  6890. ((INSTANCE) == DMA1_Stream1) || \
  6891. ((INSTANCE) == DMA1_Stream2) || \
  6892. ((INSTANCE) == DMA1_Stream3) || \
  6893. ((INSTANCE) == DMA1_Stream4) || \
  6894. ((INSTANCE) == DMA1_Stream5) || \
  6895. ((INSTANCE) == DMA1_Stream6) || \
  6896. ((INSTANCE) == DMA1_Stream7) || \
  6897. ((INSTANCE) == DMA2_Stream0) || \
  6898. ((INSTANCE) == DMA2_Stream1) || \
  6899. ((INSTANCE) == DMA2_Stream2) || \
  6900. ((INSTANCE) == DMA2_Stream3) || \
  6901. ((INSTANCE) == DMA2_Stream4) || \
  6902. ((INSTANCE) == DMA2_Stream5) || \
  6903. ((INSTANCE) == DMA2_Stream6) || \
  6904. ((INSTANCE) == DMA2_Stream7))
  6905. /******************************* GPIO Instances *******************************/
  6906. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  6907. ((INSTANCE) == GPIOB) || \
  6908. ((INSTANCE) == GPIOC) || \
  6909. ((INSTANCE) == GPIOD) || \
  6910. ((INSTANCE) == GPIOE) || \
  6911. ((INSTANCE) == GPIOF) || \
  6912. ((INSTANCE) == GPIOG) || \
  6913. ((INSTANCE) == GPIOH) || \
  6914. ((INSTANCE) == GPIOI))
  6915. /******************************** I2C Instances *******************************/
  6916. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  6917. ((INSTANCE) == I2C2) || \
  6918. ((INSTANCE) == I2C3))
  6919. /******************************** I2S Instances *******************************/
  6920. #define IS_I2S_INSTANCE(INSTANCE) (((INSTANCE) == SPI2) || \
  6921. ((INSTANCE) == SPI3))
  6922. /*************************** I2S Extended Instances ***************************/
  6923. #define IS_I2S_INSTANCE_EXT(PERIPH) (((INSTANCE) == SPI2) || \
  6924. ((INSTANCE) == SPI3) || \
  6925. ((INSTANCE) == I2S2ext) || \
  6926. ((INSTANCE) == I2S3ext))
  6927. /******************************* RNG Instances ********************************/
  6928. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  6929. /****************************** RTC Instances *********************************/
  6930. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  6931. /******************************** SPI Instances *******************************/
  6932. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  6933. ((INSTANCE) == SPI2) || \
  6934. ((INSTANCE) == SPI3))
  6935. /*************************** SPI Extended Instances ***************************/
  6936. #define IS_SPI_ALL_INSTANCE_EXT(INSTANCE) (((INSTANCE) == SPI1) || \
  6937. ((INSTANCE) == SPI2) || \
  6938. ((INSTANCE) == SPI3) || \
  6939. ((INSTANCE) == I2S2ext) || \
  6940. ((INSTANCE) == I2S3ext))
  6941. /****************** TIM Instances : All supported instances *******************/
  6942. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6943. ((INSTANCE) == TIM2) || \
  6944. ((INSTANCE) == TIM3) || \
  6945. ((INSTANCE) == TIM4) || \
  6946. ((INSTANCE) == TIM5) || \
  6947. ((INSTANCE) == TIM6) || \
  6948. ((INSTANCE) == TIM7) || \
  6949. ((INSTANCE) == TIM8) || \
  6950. ((INSTANCE) == TIM9) || \
  6951. ((INSTANCE) == TIM10) || \
  6952. ((INSTANCE) == TIM11) || \
  6953. ((INSTANCE) == TIM12) || \
  6954. ((INSTANCE) == TIM13) || \
  6955. ((INSTANCE) == TIM14))
  6956. /************* TIM Instances : at least 1 capture/compare channel *************/
  6957. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6958. ((INSTANCE) == TIM2) || \
  6959. ((INSTANCE) == TIM3) || \
  6960. ((INSTANCE) == TIM4) || \
  6961. ((INSTANCE) == TIM5) || \
  6962. ((INSTANCE) == TIM8) || \
  6963. ((INSTANCE) == TIM9) || \
  6964. ((INSTANCE) == TIM10) || \
  6965. ((INSTANCE) == TIM11) || \
  6966. ((INSTANCE) == TIM12) || \
  6967. ((INSTANCE) == TIM13) || \
  6968. ((INSTANCE) == TIM14))
  6969. /************ TIM Instances : at least 2 capture/compare channels *************/
  6970. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6971. ((INSTANCE) == TIM2) || \
  6972. ((INSTANCE) == TIM3) || \
  6973. ((INSTANCE) == TIM4) || \
  6974. ((INSTANCE) == TIM5) || \
  6975. ((INSTANCE) == TIM8) || \
  6976. ((INSTANCE) == TIM9) || \
  6977. ((INSTANCE) == TIM12))
  6978. /************ TIM Instances : at least 3 capture/compare channels *************/
  6979. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6980. ((INSTANCE) == TIM2) || \
  6981. ((INSTANCE) == TIM3) || \
  6982. ((INSTANCE) == TIM4) || \
  6983. ((INSTANCE) == TIM5) || \
  6984. ((INSTANCE) == TIM8))
  6985. /************ TIM Instances : at least 4 capture/compare channels *************/
  6986. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6987. ((INSTANCE) == TIM2) || \
  6988. ((INSTANCE) == TIM3) || \
  6989. ((INSTANCE) == TIM4) || \
  6990. ((INSTANCE) == TIM5) || \
  6991. ((INSTANCE) == TIM8))
  6992. /******************** TIM Instances : Advanced-control timers *****************/
  6993. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6994. ((INSTANCE) == TIM8))
  6995. /******************* TIM Instances : Timer input XOR function *****************/
  6996. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  6997. ((INSTANCE) == TIM2) || \
  6998. ((INSTANCE) == TIM3) || \
  6999. ((INSTANCE) == TIM4) || \
  7000. ((INSTANCE) == TIM5) || \
  7001. ((INSTANCE) == TIM8))
  7002. /****************** TIM Instances : DMA requests generation (UDE) *************/
  7003. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7004. ((INSTANCE) == TIM2) || \
  7005. ((INSTANCE) == TIM3) || \
  7006. ((INSTANCE) == TIM4) || \
  7007. ((INSTANCE) == TIM5) || \
  7008. ((INSTANCE) == TIM6) || \
  7009. ((INSTANCE) == TIM7) || \
  7010. ((INSTANCE) == TIM8))
  7011. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  7012. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7013. ((INSTANCE) == TIM2) || \
  7014. ((INSTANCE) == TIM3) || \
  7015. ((INSTANCE) == TIM4) || \
  7016. ((INSTANCE) == TIM5) || \
  7017. ((INSTANCE) == TIM8))
  7018. /************ TIM Instances : DMA requests generation (COMDE) *****************/
  7019. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7020. ((INSTANCE) == TIM2) || \
  7021. ((INSTANCE) == TIM3) || \
  7022. ((INSTANCE) == TIM4) || \
  7023. ((INSTANCE) == TIM5) || \
  7024. ((INSTANCE) == TIM8))
  7025. /******************** TIM Instances : DMA burst feature ***********************/
  7026. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7027. ((INSTANCE) == TIM2) || \
  7028. ((INSTANCE) == TIM3) || \
  7029. ((INSTANCE) == TIM4) || \
  7030. ((INSTANCE) == TIM5) || \
  7031. ((INSTANCE) == TIM8))
  7032. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  7033. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7034. ((INSTANCE) == TIM2) || \
  7035. ((INSTANCE) == TIM3) || \
  7036. ((INSTANCE) == TIM4) || \
  7037. ((INSTANCE) == TIM5) || \
  7038. ((INSTANCE) == TIM6) || \
  7039. ((INSTANCE) == TIM7) || \
  7040. ((INSTANCE) == TIM8) || \
  7041. ((INSTANCE) == TIM9) || \
  7042. ((INSTANCE) == TIM12))
  7043. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  7044. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7045. ((INSTANCE) == TIM2) || \
  7046. ((INSTANCE) == TIM3) || \
  7047. ((INSTANCE) == TIM4) || \
  7048. ((INSTANCE) == TIM5) || \
  7049. ((INSTANCE) == TIM8) || \
  7050. ((INSTANCE) == TIM9) || \
  7051. ((INSTANCE) == TIM12))
  7052. /********************** TIM Instances : 32 bit Counter ************************/
  7053. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)(((INSTANCE) == TIM2) || \
  7054. ((INSTANCE) == TIM5))
  7055. /***************** TIM Instances : external trigger input availabe ************/
  7056. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7057. ((INSTANCE) == TIM2) || \
  7058. ((INSTANCE) == TIM3) || \
  7059. ((INSTANCE) == TIM4) || \
  7060. ((INSTANCE) == TIM5) || \
  7061. ((INSTANCE) == TIM8))
  7062. /****************** TIM Instances : remapping capability **********************/
  7063. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7064. ((INSTANCE) == TIM5) || \
  7065. ((INSTANCE) == TIM11))
  7066. /******************* TIM Instances : output(s) available **********************/
  7067. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  7068. ((((INSTANCE) == TIM1) && \
  7069. (((CHANNEL) == TIM_CHANNEL_1) || \
  7070. ((CHANNEL) == TIM_CHANNEL_2) || \
  7071. ((CHANNEL) == TIM_CHANNEL_3) || \
  7072. ((CHANNEL) == TIM_CHANNEL_4))) \
  7073. || \
  7074. (((INSTANCE) == TIM2) && \
  7075. (((CHANNEL) == TIM_CHANNEL_1) || \
  7076. ((CHANNEL) == TIM_CHANNEL_2) || \
  7077. ((CHANNEL) == TIM_CHANNEL_3) || \
  7078. ((CHANNEL) == TIM_CHANNEL_4))) \
  7079. || \
  7080. (((INSTANCE) == TIM3) && \
  7081. (((CHANNEL) == TIM_CHANNEL_1) || \
  7082. ((CHANNEL) == TIM_CHANNEL_2) || \
  7083. ((CHANNEL) == TIM_CHANNEL_3) || \
  7084. ((CHANNEL) == TIM_CHANNEL_4))) \
  7085. || \
  7086. (((INSTANCE) == TIM4) && \
  7087. (((CHANNEL) == TIM_CHANNEL_1) || \
  7088. ((CHANNEL) == TIM_CHANNEL_2) || \
  7089. ((CHANNEL) == TIM_CHANNEL_3) || \
  7090. ((CHANNEL) == TIM_CHANNEL_4))) \
  7091. || \
  7092. (((INSTANCE) == TIM5) && \
  7093. (((CHANNEL) == TIM_CHANNEL_1) || \
  7094. ((CHANNEL) == TIM_CHANNEL_2) || \
  7095. ((CHANNEL) == TIM_CHANNEL_3) || \
  7096. ((CHANNEL) == TIM_CHANNEL_4))) \
  7097. || \
  7098. (((INSTANCE) == TIM8) && \
  7099. (((CHANNEL) == TIM_CHANNEL_1) || \
  7100. ((CHANNEL) == TIM_CHANNEL_2) || \
  7101. ((CHANNEL) == TIM_CHANNEL_3) || \
  7102. ((CHANNEL) == TIM_CHANNEL_4))) \
  7103. || \
  7104. (((INSTANCE) == TIM9) && \
  7105. (((CHANNEL) == TIM_CHANNEL_1) || \
  7106. ((CHANNEL) == TIM_CHANNEL_2))) \
  7107. || \
  7108. (((INSTANCE) == TIM10) && \
  7109. (((CHANNEL) == TIM_CHANNEL_1))) \
  7110. || \
  7111. (((INSTANCE) == TIM11) && \
  7112. (((CHANNEL) == TIM_CHANNEL_1))) \
  7113. || \
  7114. (((INSTANCE) == TIM12) && \
  7115. (((CHANNEL) == TIM_CHANNEL_1) || \
  7116. ((CHANNEL) == TIM_CHANNEL_2))) \
  7117. || \
  7118. (((INSTANCE) == TIM13) && \
  7119. (((CHANNEL) == TIM_CHANNEL_1))) \
  7120. || \
  7121. (((INSTANCE) == TIM14) && \
  7122. (((CHANNEL) == TIM_CHANNEL_1))))
  7123. /************ TIM Instances : complementary output(s) available ***************/
  7124. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  7125. ((((INSTANCE) == TIM1) && \
  7126. (((CHANNEL) == TIM_CHANNEL_1) || \
  7127. ((CHANNEL) == TIM_CHANNEL_2) || \
  7128. ((CHANNEL) == TIM_CHANNEL_3))) \
  7129. || \
  7130. (((INSTANCE) == TIM8) && \
  7131. (((CHANNEL) == TIM_CHANNEL_1) || \
  7132. ((CHANNEL) == TIM_CHANNEL_2) || \
  7133. ((CHANNEL) == TIM_CHANNEL_3))))
  7134. /******************** USART Instances : Synchronous mode **********************/
  7135. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7136. ((INSTANCE) == USART2) || \
  7137. ((INSTANCE) == USART3) || \
  7138. ((INSTANCE) == USART6))
  7139. /******************** UART Instances : Asynchronous mode **********************/
  7140. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7141. ((INSTANCE) == USART2) || \
  7142. ((INSTANCE) == USART3) || \
  7143. ((INSTANCE) == UART4) || \
  7144. ((INSTANCE) == UART5) || \
  7145. ((INSTANCE) == USART6))
  7146. /****************** UART Instances : Hardware Flow control ********************/
  7147. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7148. ((INSTANCE) == USART2) || \
  7149. ((INSTANCE) == USART3) || \
  7150. ((INSTANCE) == USART6))
  7151. /********************* UART Instances : Smard card mode ***********************/
  7152. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7153. ((INSTANCE) == USART2) || \
  7154. ((INSTANCE) == USART3) || \
  7155. ((INSTANCE) == USART6))
  7156. /*********************** UART Instances : IRDA mode ***************************/
  7157. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7158. ((INSTANCE) == USART2) || \
  7159. ((INSTANCE) == USART3) || \
  7160. ((INSTANCE) == UART4) || \
  7161. ((INSTANCE) == UART5) || \
  7162. ((INSTANCE) == USART6))
  7163. /****************************** IWDG Instances ********************************/
  7164. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  7165. /****************************** WWDG Instances ********************************/
  7166. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  7167. /**
  7168. * @}
  7169. */
  7170. /**
  7171. * @}
  7172. */
  7173. /**
  7174. * @}
  7175. */
  7176. #ifdef __cplusplus
  7177. }
  7178. #endif /* __cplusplus */
  7179. #endif /* __STM32F4xx_H */
  7180. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/