cm3_dwt.h 4.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980
  1. #ifndef _ARCH_CM3_DWT_H_
  2. #define _ARCH_CM3_DWT_H_
  3. /*
  4. * Copyright (C) 2012 Uwe Bonnes(bon@elektron.ikp.physik.tu-darmstadt.de).
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions
  8. * are met:
  9. *
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions and the following disclaimer.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. Neither the name of the copyright holders nor the names of
  16. * contributors may be used to endorse or promote products derived
  17. * from this software without specific prior written permission.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY EGNITE SOFTWARE GMBH AND CONTRIBUTORS
  20. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  21. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
  22. * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL EGNITE
  23. * SOFTWARE GMBH OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  24. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
  25. * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
  26. * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
  27. * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  28. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF
  29. * THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
  30. * SUCH DAMAGE.
  31. *
  32. * For additional information see http://www.ethernut.de/
  33. */
  34. /*!
  35. * \file arch/cm3/cm3_dwt.h
  36. * \brief Data watchpoint register support.
  37. */
  38. /* Optional module as described in the Cortex-M3/4 Technical Reference Manual
  39. *
  40. * Reset state of DWT-CTRL
  41. * 0x40000000 if four comparators for watchpoints and triggers are present
  42. * 0x4F000000 if four comparators for watchpoints only are present
  43. * 0x10000000 if only one comparator is present
  44. * 0x1F000000 if one comparator for watchpoints and not triggers is present
  45. * 0x00000000 if DWT is not present.
  46. */
  47. typedef struct
  48. {
  49. __IO uint32_t CTRL; /*!< DWT Control register, Address offset: 0x00 */
  50. __IO uint32_t CYCCNT; /*!< DWT Current PC Sampler Cycle Count, Address offset: 0x04 */
  51. __IO uint32_t CPICNT; /*!< DWT CPI Count Register, Address offset: 0x08 */
  52. __IO uint32_t EXCCNT; /*!< DWT Exception Overhead Count Register, Address offset: 0x0C */
  53. __IO uint32_t SLEEPCNT; /*!< DWT Sleep Count Register, Address offset: 0x10 */
  54. __IO uint32_t LSUCNT; /*!< DWT LSU Count Register, Address offset: 0x14 */
  55. __IO uint32_t FOLDCNT; /*!< DWT Fold Count Register, Address offset: 0x18 */
  56. __IO uint32_t PCSR; /*!< DWT Program Counter Sample Register, Address offset: 0x1C */
  57. __IO uint32_t COMP0; /*!< DWT Comparator Registers 0, Address offset: 0x20 */
  58. __IO uint32_t MASK0; /*!< DWT Mask Registers 0, Address offset: 0x24 */
  59. __IO uint32_t FUNCTION0; /*!< DWT Function Registers 0, Address offset: 0x28 */
  60. __IO uint32_t RSVR0; /*!< DWT Reserver 0, Address offset: 0x2C */
  61. __IO uint32_t COMP1; /*!< DWT Comparator Registers 1, Address offset: 0x30 */
  62. __IO uint32_t MASK1; /*!< DWT Mask Registers 1, Address offset: 0x34 */
  63. __IO uint32_t FUNCTION1; /*!< DWT Function Registers 1, Address offset: 0x38 */
  64. __IO uint32_t RSVR1; /*!< DWT Reserver 1, Address offset: 0x3C */
  65. __IO uint32_t COMP2; /*!< DWT Comparator Registers 2, Address offset: 0x40 */
  66. __IO uint32_t MASK2; /*!< DWT Mask Registers 2, Address offset: 0x44 */
  67. __IO uint32_t FUNCTION2; /*!< DWT Function Registers 2, Address offset: 0x48 */
  68. __IO uint32_t RSVR2; /*!< DWT Reserver 2, Address offset: 0x4C */
  69. __IO uint32_t COMP3; /*!< DWT Comparator Registers 3, Address offset: 0x50 */
  70. __IO uint32_t MASK3; /*!< DWT Mask Registers 3, Address offset: 0x54 */
  71. __IO uint32_t FUNCTION3; /*!< DWT Function Registers 3, Address offset: 0x58 */
  72. } DWT_TypeDef;
  73. #define DWT_BASE (0xE0001000)
  74. #define DWT ((DWT_TypeDef *) DWT_BASE)
  75. #define DWT_CYCCNTENA ((uint32_t)0x00000001)
  76. #endif